External Memory Interfaces (EMIF) IP User Guide: Agilex™ 3 FPGAs and SoCs

ID 847458
Date 7/07/2025
Public
Document Table of Contents

3.6.1.3. Maximum Number of Interfaces

The maximum number of interfaces supported for a given memory protocol varies, depending on the FPGA in use.

Unless otherwise noted, the calculation for the maximum number of interfaces is based on independent interfaces where the address or command pins are not shared.

Note: You may need to share PLL clock outputs depending on your clock network usage.

Timing closure depends on device resource and routing utilization. For related information, refer to the Quartus® Prime Pro Edition User Guide: Design Optimization .

Table 29.  Maximum Number of LPDDR4 Interfaces
Device Package Total HSIO Pins Available in 25.1.1? 1ch x16 1ch x32 2ch x16 1ch x16 and 1ch x32 1ch x 16 and 2ch x16

A3CW100B / A3CW135B

M16A 192 Y - 2 2 - -
B18A 48 N 1 - - - -
B23C 144 N - - - 1 1

A3CY100B / A3CY135B

M16A 192 Y - 2 2 - -
B18A 48 Y 1 - - - -
B23C 144 N - - - 1 1

A3CY050B / A3CY065B

M12A 72 N 1 - - - -
B18A 48 Y 1 - - - -
B18B 96 N - 1 1 - -
Note: The 1 ch x16 LPDDR4 can only be fitted on the top bank for B18A and M12A packages.