5.3.1. PCIe AXI-ST TX Interface (ss_tx_st)
5.3.2. PCIe AXI-ST RX Interface (ss_rx_st)
5.3.3. Control and Status Register Interface (ss_csr_lite)
5.3.4. Flow Control Credit Interface
5.3.5. Configuration Intercept Interface (CII)
5.3.6. Completion Timeout Interface (ss_cplto)
5.3.7. Function Level Reset Interface
5.3.8. Control Shadow Interface (ss_ctrlshadow)
5.4.1. H2D AXI-ST Source (h2d_st_initatr)
5.4.2. D2H AXI-ST Sink (d2h_st_respndr)
5.4.3. H2D/D2H AXI-MM Master
5.4.4. BAM AXI-MM Master (bam_mm_initatr)
5.4.5. BAS AXI-MM Slave (bas_mm_respndr)
5.4.6. PIO AXI-Lite Master (pio_lite_initiatr)
5.4.7. HIP Reconfig AXI-Lite Slave (user_csr_lite)
5.4.8. User Event MSI-X (user_msix)
5.4.9. User Event MSI (user_msi)
5.4.10. User Function Level Reset (user_flr)
5.4.11. User Configuration Intercept Interface - EP Only
5.4.12. Configuration Slave (cs_lite_respndr) - RP Only
5.3.6. Completion Timeout Interface (ss_cplto)
When a completion timeout happens in the AXI Streaming IP, the information is shared with the MCDMA IP through this interface. The interface provides the function number and tag number of the outstanding request that was timed out.
Interface clock: axi_lite_clk
Signal Name | Direction | Description |
---|---|---|
ss_app_st_cplto_tvalid | Input | Indicates that the completion timeout received for outstanding NP request. |
ss_app_st_cplto_tdata[29:0] | Input | Carries completion Timeout Information. [9:0] - Tag Number [12:10] - PF Number, indicates parent PF number of VF when VF Active is high else PF Number of function. [23:13] - VF Number, indicates VF number when VF Active js high. [24] - VF Active, indicates timeout is for VF. [29:25] - Reserved. All '0's. |