GTS AXI Streaming IP for PCI Express* User Guide: Agilex™ 5 and Agilex™ 3 FPGAs and SoCs

ID 813754
Date 8/04/2025
Public
Document Table of Contents

7.6.6.1. ATS Enhanced Capability Header

Address: Offset 0x0

This register contains the PCI Express* Extended Capability ID for ATS Capability, the capability version, and the pointer to the next capability structure.

Table 115.  ATS Enhanced Capability Header Description
Bit Location Description Attributes Default
15:0 PCI Express* Extended Capability ID. RO Same as parent PF
19:16 Capability Version. RO Same as parent PF
31:20

Next Capability Pointer.

Points to Null.

RO

Programmed via Programming Interface