Questa*- Altera® FPGA Edition Simulation User Guide

ID 730191
Date 9/29/2025
Public
Document Table of Contents

2.6. Supported Simulators

The Quartus® Prime software supports the following EDA simulator versions for RTL and gate-level simulation.
Table 7.   Quartus® Prime Pro Edition Supported Simulators
Vendor Simulator Version Platform Supports

Siemens EDA

Verification IP
Aldec Active-HDL* 15.0 Windows* 64-bit No
Aldec Riviera-PRO* 2025.04 Windows, Linux, 64-bit No
Cadence Xcelium* Parallel Simulator 25.03.00 Linux 64-bit Yes
Altera Questa*-Altera® FPGA Edition 2025.2 Windows, Linux, 64-bit Yes
Siemens EDA QuestaSIM* Simulators7 2025.2 Windows, Linux, 64-bit Yes
Synopsys VCS V-2024.09-SP2-2 Linux 64-bit Yes
Note: Starting in version 25.1, the "VCS MX" tool flow is now referred to as the "VCS (3-step) flow" which is fully supported. The “VCS” tool flow is now referred to as “VCS (2-step) flow" which is also supported but is deprecated.
7 QuestaSim* is the generic name for Questa Core and Questa Prime simulators.