Hybrid Memory Cube Controller IP Core User Guide - Intel Stratix 10 Beta Version
ID
683854
Date
8/08/2016
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. About the Hybrid Memory Cube Controller IP Core
2. Getting Started with the HMC Controller IP Core
3. Functional Description
4. HMC Controller IP Core Signals
5. HMC Controller IP Core Register Map
6. HMC Controller IP Core Stratix 10 Design Example
A. HMC Controller IP Core User Guide Archives
B. Additional Information
4.1. Application Interface Signals
4.2. HMC Interface Signals
4.3. Signals on the Interface to the I2C Master
4.4. Control and Status Register Interface Signals
4.5. Status and Debug Signals
4.6. Clock and Reset Signals
4.7. Transceiver Reconfiguration Signals
4.8. Signals on the Interface to the External PLL
3.2.2. HMC Interface
The HMC interface connects to the external HMC device, and complies with the HMC specification. The interface provides a single 16-lane link, configured in an Intel device in 16 adjacent transceiver channels.
The HMC Controller IP core operates in Response Open Loop Mode.
Related Information