Nios® V Processor Reference Manual

ID 683632
Date 10/15/2025
Public
Document Table of Contents

3.3.9.2. Single-bit & Double-bit ECC Error Status Reporting

Inside the Nios® V processor, each memory block has its own source ID. When an ECC event occurs, the processor transmits the source ID and ECC status to the ECC interface.
The ECC interface allows external logic to monitor ECC errors from the Nios® V/m processor. The interface is a conduit, made up of the following output signals.
  • cpu_ecc_status: Indicates the error status.
  • cpu_ecc_source : Indicates the error source
Table 62.   cpu_ecc_status
2-bits Encoding Description Effects on Software
2’b00 No ECC event None
2’b01 Reserved Not Applicable
2’b10 Correctable single bit ECC error None
2’b11 Un-correctable ECC error Likely fatal and halts the processor
Table 63.   cpu_ecc_source
4-bits Encoding ECC Source Available
4’b0000 No ECC event Always
4’b0001 General Purpose Register (GPR) Always
4’b0010 ~ 4’b1110 Other RAM Blocks Not Available
4’b1111 Reserved Not Applicable