Nios® V Processor Reference Manual

ID 683632
Date 10/15/2025
Public
Document Table of Contents

4.3.11.1.4.2. Machine Interrupt Register (mie & mip)

The mie CSR appears hardwired to zero in CLIC mode, replaced by the CLIC interrupt enable register – clicintie[i]. Similar implementation on the mip CSR with the CLIC interrupt pending register – clicintip[i].

  • Writes to mie/mip is ignored and does not trigger an illegal instruction exception.
  • Reads to mie/mip always return zero in CLIC mode.