Low Latency 100G Ethernet Stratix® 10 FPGA IP Design Example User Guide
ID
683505
Date
8/05/2024
Public
1.1. Directory Structure
1.2. Simulation Design Example Components
1.3. Hardware Design Example Components
1.4. Generating the Design
1.5. Simulating the Design Example Testbench
1.6. Compiling the Compilation-Only Project
1.7. Compiling and Configuring the Design Example in Hardware
1.8. Testing the Hardware Design Example
1.7. Compiling and Configuring the Design Example in Hardware
To compile the hardware design example and configure it on your Stratix® 10 device, follow these steps:
- Ensure hardware design example generation is complete.
- In the Quartus® Prime Pro Edition software, open the Quartus® Prime project <design_example_dir>/hardware_test_design/alt_e100s10.qpf.
- On the Processing menu, click Start Compilation.
- After successful compilation, a .sof file is available in your <design_example_dir>/hardware_test_design/output_files directory. Follow these steps to program the hardware design example on the Stratix® 10 device:
- On the Tools menu, click Programmer.
- In the Programmer, click Hardware Setup.
- Select a programming device.
- Select and add the Stratix® 10 Transceiver Signal Integrity Development Kit to which your Quartus® Prime Pro Edition session can connect.
- Ensure that Mode is set to JTAG.
- Select the Stratix® 10 device and click Add Device. The Programmer displays a block diagram of the connections between the devices on your board.
- In the row with your .sof, check the box for the .sof.
- Check the box in the Program/Configure column.
- Click Start.