1. About the 25G Ethernet Intel FPGA IP
2. Getting Started
3. 25G Ethernet Intel FPGA IP Parameters
4. Functional Description
5. Reset
6. Interfaces and Signal Descriptions
7. Control, Status, and Statistics Register Descriptions
8. Debugging the Link
9. 25G Ethernet Stratix® 10 Intel® FPGA IP User Guide Archives
10. Document Revision History for the 25G Ethernet Stratix® 10 Intel® FPGA IP User Guide
6.1. TX MAC Interface to User Logic
6.2. RX MAC Interface to User Logic
6.3. Transceivers
6.4. Transceiver Reconfiguration Signals
6.5. Avalon® Memory-Mapped Management Interface
6.6. PHY Interface Signals
6.7. 1588 PTP Interface Signals
6.8. Miscellaneous Status and Debug Signals
6.9. Reset Signals
1.4. IP Core Verification
To ensure functional correctness of the 25G Ethernet Intel FPGA IP core, Altera performs extensive validation through both simulation and hardware testing. Before releasing a version of the 25G Ethernet Intel FPGA IP core, Altera runs comprehensive regression tests in the current version of the Quartus® Prime Pro Edition software.
Altera verifies that the current version of the Quartus® Prime Pro Edition software compiles the previous version of each IP core. Any exceptions to this verification are reported in the Intel® FPGA IP Release Notes. Altera does not verify compilation with IP core versions older than the previous release.