# Intel<sup>®</sup> Stratix<sup>®</sup> 10 Avalon<sup>®</sup> Streaming (Avalon-ST) IP for PCIe\* Design Example User Guide Updated for Intel® Quartus® Prime Design Suite: 17.1 Version: 2022.03.07 ID: 683361 # **Contents** | 1. Q | Quick Start Guide | 3 | |------|-----------------------------------------------------------------------------------------------------------|----------| | | 1.1. Design Components | | | | 1.2. Hardware and Software Requirements | 4 | | | 1.3. Directory Structure | | | | 1.4. Generating the Design Example | | | | 1.5. Simulating the Design Example | | | | | | | | | | | | | | | 2 D | Design Evample Description | 10 | | Z. D | | | | | 2.1. Functional Description for PIO Design Example | 10 | | | 2.2. Serial Data Signals | 11<br>12 | | | 2.3. Registers | 12 | | A. D | Document Revision History for the Intel Stratix 10 Avalon-ST Hard IP for PCIe | | | | 1.6. Compiling the Design Example and Programming the Device | | | | A.1. Intel Stratix 10 Avalon Streaming (Avalon-ST) IP for PCIe Design Example User Guide Revision History | 13 | | | | | # 1. Quick Start Guide Using Intel® Quartus® Prime software, you can generate a programmed I/O (PIO) design example for the Intel L-/H-Tile Avalon-ST for PCI Express IP core. The generated design example reflects the parameters that you specify. The PIO example transfers data from a host processor to a target device. It is appropriate for low-bandwidth applications. This design example automatically creates the files necessary to simulate and compile in the Intel Quartus Prime software. You can download the compiled design to the Intel Stratix® 10-GX FPGA Development Board. To download to custom hardware, update the Intel Quartus Prime Settings File ( .qsf) with the correct pin assignments . Figure 1. Development Steps for the Design Example #### 1.1. Design Components Figure 2. Block Diagram for the Platform Designer PIO Design Example Simulation Testbench Intel Corporation. All rights reserved. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. ### 1.2. Hardware and Software Requirements This design example has the following software and hardware requirements: - Operating System: CentOS 7.0, 64-bit with 3.10.514 kernel compiled for x86\_64 architecture - Intel Stratix 10 MX or GX FPGA Development Kit supporting H-Tile PCIe Gen3 For details on the design example simulation steps and how to run Hardware tests, refer to Simulating the Design Example on page 6 and Running the Design Example Application on page 8. For more information on development kits, refer to FPGA Development Kits on the Intel web site. ### 1.3. Directory Structure Figure 3. Directory Structure for the Generated Design Example ### 1.4. Generating the Design Example Follow these steps to generate your design: #### Figure 4. Procedure - In the Intel Quartus Prime Pro Edition software, create a new project (File ➤ New Project Wizard). - 2. Specify the Directory, Name, and Top-Level Entity. - 3. For **Project Type**, accept the default value, **Empty project**. Click **Next**. - 4. For Add Files click Next. - For Family, Device & Board Settings under Family, select Intel Stratix 10 (GX/SX/MX/TX) and the Target Device for your design. - 6. Click Finish. - In the IP Catalog, locate and add the Intel L-/H-Tile Avalon-ST for PCI Express IP. - 8. In the **New IP Variant** dialog box, specify a name for your IP. Click **Create**. - 9. On the **IP Settings** tabs, specify the parameters for your IP variation. - 10. On the **Example Designs** tab, make the following selections: - a. For Available Example Designs, select PIO. This example design is for Endpoints only. No Root Port example design is available for the Intel Stratix 10 Avalon® Streaming (Avalon-ST) IP for PCIe in the current Intel Quartus Prime release. - b. For Example Design Files, turn on the Simulation and Synthesis options. If you do not need these simulation or synthesis files, leaving the corresponding option(s) turned off significantly reduces the example design generation time. - c. If you have selected a x16 configuration, for **Select simulation Root Complex BFM**, choose the appropriate BFM: - **Intel FPGA BFM**: for all configurations up to Gen3 x8. This bus functional model (BFM) supports x16 configurations by downtraining to x8. - Third-party BFM: for x16 configurations if you want to simulate all 16 lanes using a third-party BFM. Refer to AN-811: Using the Avery BFM for PCI Express Gen3x16 Simulation on Intel Stratix 10 Devices for information about simulating with the Avery BFM. - d. For **Generated HDL Format**, only Verilog is available in the current release. - e. For **Target Development Kit**, select the appropriate option. Note: If you select **None**, the generated design example targets the device you specified in Step 5 above. You cannot change the pin allocations of the Intel L-/H-Tile Avalon-MM for PCI Express IP in the Intel Quartus Prime project. However, this IP does support lane reversal and polarity inversion on the PCB by default. - 11. Click **Finish**. You may save your .ip file when prompted, but it is not required to be able to use the example design. - 12. The prompt, **Recent changes have not been generated. Generate now?**, allows you to create files for simulation and synthesis of the IP core variation that you specified in Step 9 above. Click **No** if you only want to work with the design example you have generated. - 13. Close the dummy project. - 14. Open the example design project. - 15. Compile the example design project to generate the .sof file for the complete example design. This file is what you download to a board to perform hardware verification. - 16. Close your example design project. #### **Related Information** AN-811: Using the Avery BFM for PCI Express Gen3x16 Simulation on Intel Stratix 10 Devices ### 1.5. Simulating the Design Example #### Figure 5. Procedure - 1. Change to the testbench simulation directory, pcie\_example\_design\_tb. - 2. Run the simulation script for the simulator of your choice. Refer to the table below. - 3. Analyze the results. **Table 1.** Steps to Run Simulation | Simulator | Working Directory | Instructions | |-----------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | ModelSim* | <pre><example_design>/ pcie_example_design_tb/ pcie_example_design_tb/sim/mentor/</example_design></pre> | Invoke vsim (by typing vsim, which brings up a console window where you can run the following commands). do msim_setup.tcl | | | | continued | | Simulator | Working Directory | Instructions | |--------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Note: Alternatively, instead of doing Steps 1 and 2, you can type: vsim -c -do msim_setup.tcl. 3. ld_debug 4. run -all 5. A successful simulation ends with the following message, "Simulation stopped due to successful completion!" | | VCS* | <pre><example_design>/ pcie_example_design_tb/ pcie_example_design_tb/sim/ synopsys/vcs</example_design></pre> | 1. sh vcs_setup.sh USER_DEFINED_COMPILE_OPTIONS="" USER_DEFINED_ELAB_OPTIONS="-xlrm\ uniq_prior_final" USER_DEFINED_SIM_OPTIONS="" 2. A successful simulation ends with the following message, "Simulation stopped due to successful completion!" | | NCSim* | <pre><example_design>/ pcie_example_design_tb/ pcie_example_design_tb/sim/cadence</example_design></pre> | 1. sh ncsim_setup.sh USER_DEFINED_SIM_OPTIONS="" USER_DEFINED_ELAB_OPTIONS="- timescale\ lns/lps" 2. A successful simulation ends with the following message, "Simulation stopped due to successful completion!" | | Xcelium* Parallel<br>Simulator | <pre><example_design>/ pcie_example_design_tb/ pcie_example_design_tb/sim/xcelium</example_design></pre> | 1. sh xcelium_setup.sh USER_DEFINED_SIM_OPTIONS="" USER_DEFINED_ELAB_OPTIONS = "- timescale\ lns/lps\ -NOWARN\ CSINFI" 2. A successful simulation ends with the following message, "Simulation stopped due to successful completion!" | This testbench simulates up to x8 variants. It supports x16 variants by down-training to x8. To simulate all lanes of a x16 variant, you can create a simulation model using the Platform Designer to use in an Avery testbench. For more information refer to AN-811: Using the Avery BFM for PCI Express\* Gen3x16 Simulation on Intel Stratix 10 Devices. The simulation reports, "Simulation stopped due to successful completion" if no errors occur. #### **Related Information** AN-811: Using the Avery BFM for PCI Express Gen3x16 Simulation on Intel Stratix 10 Devices # 1.6. Compiling the Design Example and Programming the Device - Navigate to <project\_dir>/ pcie\_s10\_hip\_avmm\_bridge\_0\_example\_design/ and open pcie\_example\_design.qpf. - 2. On the Processing menu, select **Start Compilation**. - 3. After successfully compiling your design, program the targeted device with the Programmer. ### 1.7. Installing the Linux Kernel Driver Before you can test the design example in hardware, you must install the Linux kernel driver. You can use this driver to perform the following tests: - A PCIe\* link test that performs 100 writes and reads - Memory space DWORD<sup>(1)</sup> reads and writes - Configuration Space DWORD reads and writes In addition, you can use the driver to change the value of the following parameters: - The BAR being used - The selects device by specifying the bus, device and function (BDF) numbers for the required device The driver also allows you to enable SR-IOV for H-Tile devices. Complete the following steps to install the kernel driver: - Navigate to ./software/kernel/linux under the example design generation directory. - 2. Change the permissions on the install, load, and unload files: - \$ chmod 777 install load unload - 3. Install the driver: - \$ sudo ./install - 4. Verify the driver installation: ``` $ lsmod | grep intel_fpga_pcie_drv ``` Expected result: intel\_fpga\_pcie\_drv 17792 0 5. Verify that Linux recognizes the PCIe design example: ``` $ lspci -d 1172:000 -v | grep intel_fpga_pcie_drv ``` *Note:* If you have changed the Vendor ID, substitute the new Vendor ID for Intel's Vendor ID in this command. Expected result: Kernel driver in use: intel\_fpga\_pcie\_drv # 1.8. Running the Design Example Application - Navigate to ./software/user/example under the design example directory. - 2. Compile the design example application: - \$ make - 3. Run the test: <sup>(1)</sup> Throughout this user guide, the terms word, DWORD and QWORD have the same meaning that they have in the PCI Express Base Specification. A word is 16 bits, a DWORD is 32 bits, and a QWORD is 64 bits. \$ sudo ./intel\_fpga\_pcie\_link\_test You can run the Intel FPGA IP PCIe link test in manual or automatic mode. - In automatic mode, the application automatically selects the device. The test selects the Intel Stratix 10 PCIe device with the lowest BDF by matching the Vendor ID. The test also selects the lowest available BAR. - In manual mode, the test queries you for the bus, device, and function number and BAR. For the Intel Stratix 10 GX Development Kit, you can determine the BDF by typing the following command: - \$ lspci -d 1172 - 4. Here are sample transcripts for automatic and manual modes: ``` Intel FPGA PCIe Link Test - Automatic Mode Version 2.0 0: Automatically select a device >0 Opened a handle to BAR 0 of a device with BDF 0x100 0: Link test - 100 writes and reads 1: Write memory space 2: Read memory space 3: Write configuration space 4: Read configuration space 5: Change BAR 6: Change device 7: Enable SR-IOV 8: Do a link test for every enabled virtual function belonging to the current device 9: Perform DMA 10: Quit program *************** > 0 Doing 100 writes and 100 reads . . Number of write errors: Ω Number of read errors: Number of DWORD mismatches: 0 Intel FPGA PCIe Link Test - Manual Mode Version 1.0 0: Automatically select a device > 1 Enter bus number: > 1 Enter device number: > 0 Enter function number: > 0 BDF is 0x100 Enter BAR number (-1 for none): Opened a handle to BAR 4 of a device with BDF 0x100 ``` #### **Related Information** #### PCIe Link Inspector Overview Use the PCIe Link Inspector to monitor the link at the Physical, Data Link and Transaction Layers. # 2. Design Example Description ## 2.1. Functional Description for PIO Design Example The testbench illustrates PIO traffic between the host and Endpoint. The PIO design example consists of memory transfers from a host processor to a target device. In this example, the host processor issues single-dword MemRd and MemWr TLPs. The Endpoint (DUT) and PIO application (APPS) perform the necessary translation between the PCI Express TLPs and simple Avalon-MM reads and writes to memory. The PIO testbench includes the following components: - The Root Port BFM that drives downstream TLPs to the Endpoint. - Note: This Intel Root Port BFM provides a simple method to do basic testing of the Application Layer logic that interfaces to the DUT. However, the testbench and Root Port BFM are not intended to be a substitute for a full verification environment. To thoroughly test your application, obtain commercially available PCI Express verification IP and tools, or do your own extensive hardware testing or both. - The Generated PCIe Endpoint Variant (DUT) with the parameters you specified. This component drives TLP data received to the PIO application. For more details on this component, refer to the *Intel Stratix 10 Avalon Streaming (Avalon-ST) and Single Root I/O Virtualization (SR-IOV) Interface for PCI Express Solutions User Guide*. - The PIO Application (APPS) component. Along with some additional logic, it translates Avalon-ST data to Avalon-MM data for writes and reads to the on-chip memory. - For variants up to Gen3 x8, an on-chip memory (MEM) stores data. Gen3 x16 variants include the memory in the APPs component. The test program writes and reads back data to 0x00000040 in the on-chip memory. It compares data read to the expected result. The test reports, "Simulation stopped due to successful completion" if no errors occur. # Figure 6. Platform Designer System Contents for Stratix 10 PCI Express PIO Design Example The Platform Designer generates this design for up to Gen3 x16 variants. #### **Related Information** Intel Stratix 10 Avalon Streaming (Avalon-ST) and Single Root I/O Virtualization (SR-IOV) Interface for PCI Express Solutions User Guide # 2.2. Serial Data Signals This differential, serial interface is the physical link between a Root Port and an Endpoint. The PCIe IP Core supports 1, 2, 4, 8, or 16 lanes. Each lane includes a TX and RX differential pair. Data is striped across all available lanes. #### Table 2. 1-Bit Interface Signals In the following table $\langle n \rangle$ is the number of lanes. | Signal | Direction | Description | |----------------------|-----------|-------------------------------------------------------------------------------| | tx_out[ <n>-1:0]</n> | Output | Transmit output. These signals are the serial outputs of lanes $< n > -1-0$ . | | rx_in[ <n>-1:0]</n> | Input | Receive input. These signals are the serial inputs of lanes $< n > -1 - 0$ . | Refer to *Pin-out Files for Intel Devices* for pin-out tables for all Intel devices in .pdf, .txt, and .xls formats. Transceiver channels are arranged in groups of six. For GX devices, the lowest six channels on the left side of the device are labeled GXB\_L0, the next group is GXB\_L1, and so on. Channels on the right side of the device are labeled GXB\_R0, GXB\_R1, and so on. Be sure to connect the Hard IP for PCI Express on the left side of the device to appropriate channels on the left side of the device, as specified in the *Pin-out Files for Intel Devices*. #### **Related Information** - Pin-out Files for Intel Devices - Link Inspector Hardware Use the PCIe Link Inspector to monitor the link at the Physical, Data Link and Transaction Layers. #### 2.3. Registers There are no control registers for the PIO design example. The *PCI Express Base Specification 3.0* defines a comprehensive set of configuration, control, and status registers to control and debug the design example. # A. Document Revision History for the Intel Stratix 10 Avalon-ST Hard IP for PCIe Design Example User Guide # A.1. Intel Stratix 10 Avalon Streaming (Avalon-ST) IP for PCIe Design Example User Guide Revision History | Date | Software<br>Version | Changes | | |---------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | March 2022 | 17.1 | Added the section Hardware and Software Requirements. | | | December 2019 | 17.1 | Added the link to the Avalon Streaming IP for PCIe User Guide. | | | | | Rewrote the Design Example Description section to change the description from that of a Simple DMA design to one for a PIO design. | | | November 2017 | 17.1 | <ul> <li>Made the following changes:</li> <li>Added compilation support.</li> <li>Added simulation support for NCSim.</li> <li>Added Linux driver for hardware example.</li> <li>Revised <i>Generating the Design</i> topic to create a single .ip for PCIe instead of a complete system design. Generating the testbench creates a design example from the .ip.</li> <li>Added web link to information on using the PCIe Link Inspector.</li> </ul> | | | May 2017 | Quartus Prime<br>Pro v17.1 Stratix<br>10 ES Editions | <ul> <li>Added support for Gen3 x16 Programmer Object File (*.pof) generation using a simplified design example.</li> <li>Corrected minor errors and typos.</li> </ul> | |