Article ID: 000099056 Content Type: Error Messages Last Reviewed: 09/26/2025

Why error is found when generating HDMI RX PHY IP or HDMI TX PHY IP Design Example?

Environment

    Intel® Quartus® Prime Pro Edition
    HDMI
BUILT IN - ARTICLE INTRO SECOND COMPONENT
Description

Due to the migration of the Nios® II Processor for FPGA to the Nios® V Processor for FPGA, the following error will appear when generating the Design Example from the HDMI RX PHY IP or the HDMI TX PHY IP in the Quartus® Prime Pro Edition Software version 24.1

 

Resolution

There is no workaround for this problem.

This problem is fixed beginning with version 25.1.1 of the Quartus® Prime Pro Edition Software.

Related Products

This article applies to 1 products

Intel® Arria® 10 FPGAs and SoC FPGAs

1