Article ID: 000074273 Content Type: Troubleshooting Last Reviewed: 06/07/2023

Why does the “TCCS Report” in LVDS SERDES Intel® FPGA IP SDC report an invalid TCCS value?

Environment

    Intel® Quartus® Prime Pro Edition
BUILT IN - ARTICLE INTRO SECOND COMPONENT
Description

Due to a problem in the Intel® Quartus® Prime Pro Edition Software version 18.1 and later,  you might see the “TCCS Report” in the Timing Analyzer report an invalid value of 150 ps when using the LVDS SERDES Intel® FPGA IP with Intel® Stratix® 10 and Intel Agilex® devices.

The correct value for both device families is 330 ps.

Resolution

Check the respective device family datasheet for the correct TCCS information:

This problem is fixed starting with the Intel Quartus Prime Pro Edition Software version 20.3.

Related Products

This article applies to 2 products

Intel Agilex® 7 FPGAs and SoC FPGAs
Intel® Stratix® 10 FPGAs and SoC FPGAs

1