Article ID: 000081652 Content Type: Troubleshooting Last Reviewed: 05/30/2014

Is there a maximum configuration time specification for Passive Serial (PS) or Fast Passive Parallel (FPP) configuration modes?

Environment

BUILT IN - ARTICLE INTRO SECOND COMPONENT
Description There is no maximum configuration time specification for Passive Serial (PS) or Fast Passive Parallel (FPP) configuration modes.  Hence it is possible to pause DCLK during PS or FPP configuration or use a very low frequency for DCLK without causing configuration failure due to time-out.

Related Products

This article applies to 29 products

Cyclone® V GT FPGA
Cyclone® III FPGAs
Stratix® V GX FPGA
Cyclone® IV GX FPGA
Cyclone® II FPGA
Cyclone® V GX FPGA
Stratix® V GS FPGA
Arria® V GZ FPGA
Arria® V GX FPGA
Stratix® V GT FPGA
Arria® V GT FPGA
Stratix® III FPGAs
Stratix® IV GX FPGA
Arria® II GX FPGA
Arria® II GZ FPGA
Stratix® IV GT FPGA
Cyclone® V E FPGA
Stratix® V E FPGA
Stratix® FPGAs
Arria® GX FPGA
Cyclone® V SX SoC FPGA
Cyclone® V ST SoC FPGA
Cyclone® V SE SoC FPGA
Cyclone® IV E FPGA
Arria® V SX SoC FPGA
Arria® V ST SoC FPGA
Cyclone® FPGAs
Cyclone® III LS FPGA
Stratix® IV E FPGA