List of Messages |
CAUSE: You directed the Compiler to generate an IBIS Output File (.ibs) for performing board-level signal integrity verification of Altera devices with other EDA tools, specified that the minimum or maximum RLC (resistance, inductance, and capacitance) IBIS model values be used for the I/O, dedicated input, VCC, GND, and global clock pins in the IBIS Output File, and then compiled the project. However, the appropriate IBIS model for the specified pin in the top-level design file, that corresponds to the specified pin in the device package, is not available.
ACTION: For the latest IBIS models, go to the Quartus Prime IBIS File section of the Altera web site. For further assistance contact Altera Technical Support by creating a Service Request at www.altera.com/mysupport if you cannot find the appropriate IBIS model.
Copyright© 2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS, STRATIX, and all other brands, unless noted otherwise, and/or trademarks of Altera Corporation in the U.S. and other countries.