ID:307065 Clock driving the CK pins <name> must be a regional or dual-regional clock.

CAUSE: The jitter or uncertainty values used in the ALTMEMPHY timing analysis for the memory interface depend on a specific circuit topology.

ACTION: To obtain accurate jitter or uncertainty values, you must change the design so that the clock driving the CK pins is a regional or dual-regional clock.