List of Messages |
CAUSE: The specified PLL has settings, such as charge pump current and phase frequency detector (PFD) frequency, that may result in high static phase offset variation, or significant clock output drift over process, voltage or temperature variations.
ACTION: To minimize the variation, use medium or high bandwidth settings instead of low bandwidth, or try specifying a higher input frequency. If specifying advanced parameters, increase the charge pump current and PFD frequency.
Copyright© 2015 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS, STRATIX, and all other brands, unless noted otherwise, and/or trademarks of Altera Corporation in the U.S. and other countries.