mpu_status

         This is MPU control register
      
Module Instance Base Address Register Address
i_sys_mgr_core 0xFFD12000 0xFFD12010

Size: 32

Offset: 0x10

Access: RO

Access mode: PRIVILEGEMODE

Note: The processor must make a privileged bus access to this register. You can configure processor mode settings in the control registers of the ARM Cortex-A53 MPcore processor. For more information about processor modes, please refer to the ARM Infocenter.

Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

Reserved

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Reserved

uncorrerr

RO 0x0

mpu_status Fields

Bit Name Description Access Reset
0 uncorrerr
MPU sends 1 bit of ECC error signal(mpu_interrir_irq) to system manager. System manager synchronizes this
signal, detects the assertion and then logs it mpu_status_uncorrerr register.
RO 0x0