SMMU_CB10_FSYNR0

         Holds fault syndrome information about the memory access that caused a synchronous abort exception
      
Note: For register and programming information, please refer to the Arm® CoreLink™ MMU System Memory Management Unit Technical Reference Manual.
Module Instance Base Address Register Address
i_aps_smmu_secure_registers 0xFA000000 0xFA02A068

Size: 32

Offset: 0x2A068

Access: RW

Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

Reserved

S1CBNDX

RW 0x0

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Reserved

AFR

RW 0x0

PTWF

RW 0x0

ATOF

RO 0x0

NSATTR

RW 0x0

Reserved

IND

RW 0x0

PNU

RW 0x0

WNR

RW 0x0

Reserved

PLVL

RW 0x0