ddr_scheduler_ccu_mem0_I_main_QosGenerator Address Map

Module Instance Base Address End Address
soc_ddr_scheduler_inst_0_ccu_mem0_I_main_QosGenerator 0xF8022080 0xF80220FF
Register Offset Width Access Reset Value Description
ccu_mem0_I_main_QosGenerator_Id_CoreId 0x0 32 RO 0x89B4D704
CCU Mem0 Main QoS Generator Core ID Register
ccu_mem0_I_main_QosGenerator_Id_RevisionId 0x4 32 RO 0x00014800
CCU Mem0 Main QoS Generator Revision ID Register
ccu_mem0_I_main_QosGenerator_Priority 0x8 32 RW 0x80000000
Priority register.
ccu_mem0_I_main_QosGenerator_Mode 0xC 32 RW 0x00000001
CCU Mem0 Main QoS Generator Mode Register
ccu_mem0_I_main_QosGenerator_Bandwidth 0x10 32 RW 0x00000BFE
CCU Mem0 Main QoS Generator Bandwidth Register
ccu_mem0_I_main_QosGenerator_Saturation 0x14 32 RW 0x00000008
CCU Mem0 Main QoS Generator Saturation Register
ccu_mem0_I_main_QosGenerator_ExtControl 0x18 32 RW 0x00000000
External inputs control.