gpio_inten

The Interrupt enable register allows interrupts for each bit of the Port A data register.
Module Instance Base Address Register Address
gpio0 0xFF708000 0xFF708030
gpio1 0xFF709000 0xFF709030
gpio2 0xFF70A000 0xFF70A030

Offset: 0x30

Access: RW

Important: To prevent indeterminate system behavior, reserved areas of memory must not be accessed by software or hardware. Any area of the memory map that is not explicitly defined as a register space or accessible memory is considered reserved.
Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

Reserved

gpio_inten

RW 0x0

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

gpio_inten

RW 0x0

gpio_inten Fields

Bit Name Description Access Reset
28:0 gpio_inten

Allows each bit of Port A Data Register to be configured for interrupt capability. Interrupts are disabled on the corresponding bits of Port A Data Register if the corresponding data direction register is set to Output. Note that only bits[26:0] are implemented for gpio2.

Value Description
0x0 Disable Interrupt on Port A
0x1 Enable Interrupt on Port A
RW 0x0