mpuclk

Contains settings that control clock mpu_clk generated from the C0 output of the Main PLL. Only reset by a cold reset.
Module Instance Base Address Register Address
clkmgr 0xFFD04000 0xFFD04048

Offset: 0x48

Access: RW

Important: To prevent indeterminate system behavior, reserved areas of memory must not be accessed by software or hardware. Any area of the memory map that is not explicitly defined as a register space or accessible memory is considered reserved.
Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

Reserved

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Reserved

cnt

RW 0x0

mpuclk Fields

Bit Name Description Access Reset
8:0 cnt

Divides the VCO/2 frequency by the value+1 in this field.

RW 0x0