intr_masked_status

         When you read this register you read the active high pending interrupt status of corresponding bit.
This value is after the masking specified by intr_mask and after the polarity conversion as specified in intr_polarity

      
Module Instance Base Address Register Address
i_fpga_mgr_fpgamgrregs 0xFFD03000 0xFFD03084

Offset: 0x84

Access: RW

Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

Reserved

emr

RW 0x0

jtagm

RW 0x0

Reserved

imgcfg_FifoFull

RW 0x0

imgcfg_FifoEmpty

RW 0x0

Reserved

f2s_msel2

RW 0x0

f2s_msel1

RW 0x0

f2s_msel0

RW 0x0

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Reserved

f2s_nceo_oe

RW 0x0

f2s_nconfig_pin

RW 0x0

f2s_pr_error

RW 0x0

f2s_pr_done

RW 0x0

f2s_pr_ready

RW 0x0

f2s_cvp_conf_done

RW 0x0

f2s_condone_oe

RW 0x0

f2s_condone_pin

RW 0x0

f2s_nstatus_oe

RW 0x0

f2s_nstatus_pin

RW 0x0

f2s_initdone_oe

RW 0x0

f2s_usermode

RW 0x0

f2s_early_usermode

RW 0x0

f2s_crc_error

RW 0x0

intr_masked_status Fields

Bit Name Description Access Reset
29 emr
EMR valid bit
RW 0x0
28 jtagm
JTAG Master Session Status
RW 0x0
25 imgcfg_FifoFull
FIfoFull Status of FPGA image configuration FIFO
RW 0x0
24 imgcfg_FifoEmpty
FIfoEmpty Status of FPGA image configuration FIFO
RW 0x0
18 f2s_msel2

RW 0x0
17 f2s_msel1

RW 0x0
16 f2s_msel0

RW 0x0
13 f2s_nceo_oe

RW 0x0
12 f2s_nconfig_pin

RW 0x0
11 f2s_pr_error

RW 0x0
10 f2s_pr_done

RW 0x0
9 f2s_pr_ready

RW 0x0
8 f2s_cvp_conf_done

RW 0x0
7 f2s_condone_oe

RW 0x0
6 f2s_condone_pin

RW 0x0
5 f2s_nstatus_oe

RW 0x0
4 f2s_nstatus_pin

RW 0x0
3 f2s_initdone_oe

RW 0x0
2 f2s_usermode

RW 0x0
1 f2s_early_usermode

RW 0x0
0 f2s_crc_error

RW 0x0