ECC_REG2RDDATABUS_BEAT2

         ECC Reg2Rddatabus_beat2
      
Module Instance Base Address Register Address
ecc_hmc_ocp_slv_block 0xFFCFB000 0xFFCFB178

Offset: 0x178

Access: RW

Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

ECC3BUS

0x0

ECC2BUS

0x0

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

ECC1BUS

0x0

ECC0BUS

0x0

ECC_REG2RDDATABUS_BEAT2 Fields

Bit Name Description Access Reset
31:24 ECC3BUS
Data ECC from the register will be written to the RAM. 
Based on the DDR IO width, unimplemented bytes of this register will read as zero. 
Each (reg2rddatabus_beat[3:0]) register will be shifted in every beat cycle
When data is 16 bit wide: Data ECC is associated with data[223:208].
RW 0x0
23:16 ECC2BUS
Data ECC from the register will be written to the RAM. 
Based on the DDR IO width, unimplemented bytes of this register will read as zero.
When data is 16 bit wide: Data ECC is associated with data[159:144].
RW 0x0
15:8 ECC1BUS
Data ECC from the register will be written to the RAM. 
Based on the DDR IO width, unimplemented bytes of this register will read as zero.
When data is 16 bit wide: Data ECC is associated with data[96:80].
RW 0x0
7:0 ECC0BUS
Data ECC from the register will be written to the RAM
Based on the DDR IO width, unimplemented bytes of this register will read as zero.
When data is 16 bit wide: Data ECC is associated with data[47:32].
RW 0x0