MODSTAT
<p>Mode status flag</p>
| Module Instance | Base Address | Register Address |
|---|---|---|
ecc_emac2_tx__ecc_csr__108c1400__ecc_registerBlock__SEG_L4_ECC_emac2tx_ecc_0x0_0x400
|
0x108C1400
|
0x108C1428 - 0x108C148C
|
Size: 32
Offset: 0x28
Access: RW
| Bit Fields | |||||||||||||||
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|
|
|||||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|
|
|
|
|
|
|
|
|||||||||
MODSTAT Fields
| Bit | Name | Description | Access | Reset |
|---|---|---|---|---|
| 31:6 |
Reserved_6
|
Reserved bitfield added by Magillem |
RO
|
0x0
|
| 5 |
RMW_DERRB
|
This bit indicates that a RMW access due to a subword access generated a DERR |
RW
|
0x0
|
| 4 |
RMW_DERRA
|
This bit indicates that a RMW access due to a subword access generated a DERR |
RW
|
0x0
|
| 3 |
RMW_SERRB
|
This bit indicates that a RMW access due to a subword access generated a SERR |
RW
|
0x0
|
| 2 |
RMW_SERRA
|
This bit indicates that a RMW access due to a subword access generated a SERR |
RW
|
0x0
|
| 1 |
CMPFLGB
|
Port B compare status flag |
RW
|
0x0
|
| 0 |
CMPFLGA
|
Port A compare status flag |
RW
|
0x0
|