BRMERRCNT
RAM Multiple Error Count. 6 bit count for each od 5 RAMS
| Module Instance | Base Address | Register Address |
|---|---|---|
i_usb31_0__ahb_slave__11000000__DWC_usb31_block_debug__SEG_L4_AHB_USB1_0x0_0x100000
|
0x1100D800
|
0x1100D854
|
Size: 32
Offset: 0x54
Access: RW
| Bit Fields | |||||||||||||||
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|
|
|
|
|
||||||||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|
|
|
|
|||||||||||||
BRMERRCNT Fields
| Bit | Name | Description | Access | Reset |
|---|---|---|---|---|
| 31:30 |
Reserved_1
|
Reserved_1 |
RO
|
0x0
|
| 29:24 |
ram4merrcnt
|
RAM4 Multiple Error Count |
RW
|
0x0
|
| 23:18 |
ram3merrcnt
|
RAM3 Multiple Error Count |
RW
|
0x0
|
| 17:12 |
ram2merrcnt
|
RAM2 Multiple Error Count |
RW
|
0x0
|
| 11:6 |
ram1merrcnt
|
RAM1 Multiple Error Count |
RW
|
0x0
|
| 5:0 |
ram0merrcnt
|
RAM0 Multiple Error Count |
RW
|
0x0
|