ECC_accctrl
These bits determine which byte of data/ecc to write to RAM.
Module Instance | Base Address | Register Address |
---|---|---|
ecc_usb1_rx__ecc_csr__108c4400__ecc_registerBlock__SEG_L4_ECC_usb1_rxecc_0x0_0x400
|
0x108C4400
|
0x108C4478 - 0x108C456C
|
Size: 32
Offset: 0x78
Access: RW
Access mode: PRIVILEGEMODE
Note: The processor must make a privileged bus access to this register. You can configure processor mode settings in the control registers of the ARM Cortex-A53 MPcore processor. For more information about processor modes, please refer to the ARM Infocenter.
Bit Fields | |||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|
|
|
|
|
ECC_accctrl Fields
Bit | Name | Description | Access | Reset |
---|---|---|---|---|
31:9 |
Reserved_3
|
Reserved bitfield added by Magillem |
RO
|
0x0
|
8 |
RDWR
|
Control for read/write. |
RW
|
0x0
|
7:2 |
Reserved_2
|
Reserved bitfield added by Magillem |
RO
|
0x0
|
1 |
ECCOVR
|
ECC Data Override. |
RW
|
0x0
|
0 |
DATAOVR
|
RAM Data Override. Override the ECC_dataBUS register with RAM data in read mode set by ECC_RW. 1’b0: Data override disabled. 1’b1: Data override enabled. |
RW
|
0x0
|