SMMU_IRQ_CTRLACK

         SMMU_IRQ_CTRLACK
      
Module Instance Base Address Register Address
i_aps_smmu__sys_tcu_apb__16000000__tcu__SEG_TCU_s_0x0_0x1000000 0x16000000 0x16000054

Size: 32

Offset: 0x54

Access: RO

Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

Reserved_31_3

RO 0x0

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Reserved_31_3

RO 0x0

EVENTQ_IRQEN

RO 0x0

PRIQ_IRQEN

RO 0x0

GERROR_IRQEN

RO 0x0

SMMU_IRQ_CTRLACK Fields

Bit Name Description Access Reset
31:3 Reserved_31_3
Reserved_31_3
RO 0x0
2 EVENTQ_IRQEN
EVENTQ_IRQEN
RO 0x0
1 PRIQ_IRQEN
PRIQ_IRQEN
RO 0x0
0 GERROR_IRQEN
GERROR_IRQEN
RO 0x0