enr

         Write One to Clear corresponding fields in Enable Register.
      
Module Instance Base Address Register Address
i_clk_mgr__clkmgr_csr__10d10000__perpllgrp__SEG_L4_SHR_ClockManager_0x0_0x1000 0x10D1007C 0x10D10084

Size: 32

Offset: 0x8

Access: RW

Access mode: PRIVILEGEMODE

Note: The processor must make a privileged bus access to this register. You can configure processor mode settings in the control registers of the ARM Cortex-A53 MPcore processor. For more information about processor modes, please refer to the ARM Infocenter.

Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

Reserved_28

RO 0x0

i2c_emac2_clken

RW 0x0

softphyclken

RW 0x0

usb31clken

RW 0x0

sptimer_1_clken

RW 0x0

sptimer_0_clken

RW 0x0

i2c_emac1_clken

RW 0x0

uart_1_clken

RW 0x0

uart_0_clken

RW 0x0

i3c_1_clken

RW 0x0

i3c_0_clken

RW 0x0

i2c_emac0_clken

RW 0x0

i2c_1_clken

RW 0x0

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

i2c_0_clken

RW 0x0

dmaclken

RW 0x0

spis_1_clken

RW 0x0

spis_0_clken

RW 0x0

spim_1_clken

RW 0x0

nandclken

RW 0x0

spim_0_clken

RW 0x0

usb2clken

RW 0x0

psiclken

RW 0x0

s2fuser1clken

RW 0x0

sdmmcclken

RW 0x0

gpiodben

RW 0x0

emacptpen

RW 0x0

emac2en

RW 0x0

emac1en

RW 0x0

emac0en

RW 0x0

enr Fields

Bit Name Description Access Reset
31:28 Reserved_28
Reserved bitfield added by Magillem
RO 0x0
27 i2c_emac2_clken
Enables I2c_EMAC2 peripheral clock.   This enable goes outside of the Clock Manger to the I2C_EMAC2 directly.
RW 0x0
26 softphyclken
Enables softphy peripheral clock.   This enable goes outside of the Clock Manger to the sofyphy directly.
RW 0x0
25 usb31clken
Enables USB31 peripheral clock.   This enable goes outside of the Clock Manger to the USB31 directly.
RW 0x0
24 sptimer_1_clken
Enables SPTIMER_1 peripheral clock.   This enable goes outside of the Clock Manger to the SPTIMER_1 directly.
RW 0x0
23 sptimer_0_clken
Enables SPTIMER_0 peripheral clock.   This enable goes outside of the Clock Manger to the SPTIMER_0 directly.
RW 0x0
22 i2c_emac1_clken
Enables I2c_EMAC1 peripheral clock.   This enable goes outside of the Clock Manger to the I2C_EMAC1 directly.
RW 0x0
21 uart_1_clken
Enables UART_1 peripheral clock.   This enable goes outside of the Clock Manger to the UART_1 directly.
RW 0x0
20 uart_0_clken
Enables UART_0 peripheral clock.   This enable goes outside of the Clock Manger to the UART_0 directly.
RW 0x0
19 i3c_1_clken
Enables I3C_1 peripheral clock.   This enable goes outside of the Clock Manger to the I3C_1 directly.
RW 0x0
18 i3c_0_clken
Enables i3C_0 peripheral clock.   This enable goes outside of the Clock Manger to the I3C_0 directly.
RW 0x0
17 i2c_emac0_clken
Enables I2C_EMAC0 peripheral clock.   This enable goes outside of the Clock Manger to the I2C_EMAC0 directly.
RW 0x0
16 i2c_1_clken
Enables I2C-1 peripheral clock.   This enable goes outside of the Clock Manger to the I2C-1 directly.
RW 0x0
15 i2c_0_clken
Enables I2C-0 peripheral clock.   This enable goes outside of the Clock Manger to the I2C-0 directly.
RW 0x0
14 dmaclken
Enables DMA peripheral clock.   This enable goes outside of the Clock Manger to the DMA directly.
RW 0x0
13 spis_1_clken
Enables SPIS-1 peripheral clock.   This enable goes outside of the Clock Manger to the SPIS-1 directly.
RW 0x0
12 spis_0_clken
Enables SPIS-0 peripheral clock.   This enable goes outside of the Clock Manger to the SPIS-0 directly.
RW 0x0
11 spim_1_clken
Enables SPIM1 peripheral clock.   This enable goes outside of the Clock Manger to the SPIM1 directly.
RW 0x0
10 nandclken
Enables NAND peripheral clock.   This enable goes outside of the Clock Manger to the NAND directly.
RW 0x0
9 spim_0_clken
Enables SPI Master peripheral clock.   This enable goes outside of the Clock Manger to the SPIM0 directly.
RW 0x0
8 usb2clken
Enables USB-2 peripheral clock.   This enable goes outside of the Clock Manger to the USB-2 directly.
RW 0x0
7 psiclken
Enables psi_ref clock.   
RW 0x0
6 s2fuser1clken
Enables clock s2f_user1_clk output
RW 0x0
5 sdmmcclken
Enables SDMMC peripheral clock.   This enable goes outside of the Clock Manger to the SDMMC directly.
RW 0x0
4 gpiodben
Enables clock gpio_db_clk output
RW 0x0
3 emacptpen
Enables clock emac_ptp_clk output
RW 0x0
2 emac2en
Enables clock emac2_clk output
RW 0x0
1 emac1en
Enables clock emac1_clk output
RW 0x0
0 emac0en
Enables clock emac0_clk output
RW 0x0