ECC_startacc

         These bits determine which byte of data/ecc to write to RAM.
      
Module Instance Base Address Register Address
ecc_emac0_tx__ecc_csr__108c0400__ecc_registerBlock__SEG_L4_ECC_emac0tx_ecc_0x0_0x400 0x108C0400 0x108C047C - 0x108C0570

Size: 32

Offset: 0x7C

Access: RW

Access mode: PRIVILEGEMODE

Note: The processor must make a privileged bus access to this register. You can configure processor mode settings in the control registers of the ARM Cortex-A53 MPcore processor. For more information about processor modes, please refer to the ARM Infocenter.

Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

Reserved_2

RO 0x0

ENBUSA

RW 0x0

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Reserved_1

RO 0x0

ENBUSB

RW 0x0

ECC_startacc Fields

Bit Name Description Access Reset
31:17 Reserved_2
Reserved bitfield added by Magillem
RO 0x0
16 ENBUSA
Start RAM access for PORTA.
RW 0x0
15:1 Reserved_1
Reserved bitfield added by Magillem
RO 0x0
0 ENBUSB
Start RAM access for PORTB.
RW 0x0