SRS24

         
            SRS24 - Preset Value (Default Speed)\n
            SRS24[31:16] - Default Speed if:\n
            SRS15.V18SE=0\n
            SRS10.HSE=0\n

            HWINIT Register - Note this register is hardware initialized after reset and the value read back will match the IP configuration.
          
      
Module Instance Base Address Register Address
i_sdmmc__sdmmc_apb_slv__10808000____SRS____SEG_L4_MP_sdmmc_s_0x0_0x1000 0x10808200 0x10808260

Size: 32

Offset: 0x60

Access: RO

Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

SRS24_DSSPV_31_30

RO 0x0

Reserved_1

RO 0x0

SRS24_SDCFSPV_25_16

RO 0x4

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Reserved_0

RO 0x0

SRS24 Fields

Bit Name Description Access Reset
31:30 SRS24_DSSPV_31_30
              DSSPV## - Driver Strength Select - Preset Value\n
              This field can be used by the software to update SRS15.DSS.
            
RO 0x0
29:26 Reserved_1
Reserved bitfield added by Magillem
RO 0x0
25:16 SRS24_SDCFSPV_25_16
              SDCFSPV## - SDCLK Clock Frequency Select - Preset Value\n
              This field can be used by the software to update SRS11.SDCFSH and SRS11.SDCFSL.
            
RO 0x4
15:0 Reserved_0
Reserved bitfield added by Magillem
RO 0x0