LU3LFPSTXTIM

         U3 LFPS TX TIMER REGS REGISTER
      
Module Instance Base Address Register Address
i_usb31_0__ahb_slave__11000000__DWC_usb31_block_link__SEG_L4_AHB_USB1_0x0_0x100000 0x1100D000 0x1100D014

Size: 32

Offset: 0x14

Access: RW

Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

reserved_31_30

RW 0x0

gen2_u3_exit_tx_clk

RW 0x3FFF

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

reserved_15_14

RW 0x0

gen1_u3_exit_rsp_tx_clk

RW 0x3B15

LU3LFPSTXTIM Fields

Bit Name Description Access Reset
31:30 reserved_31_30 RW 0x0
29:16 gen2_u3_exit_tx_clk RW 0x3FFF
15:14 reserved_15_14 RW 0x0
13:0 gen1_u3_exit_rsp_tx_clk RW 0x3B15