LU2LFPSRXTIM

         U2 LFPS RX TIMER REGISTER
      
Module Instance Base Address Register Address
i_usb31_0__ahb_slave__11000000__DWC_usb31_block_link__SEG_L4_AHB_USB1_0x0_0x100000 0x1100D000 0x1100D008

Size: 32

Offset: 0x8

Access: RW

Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

gen2_u2_lfps_exit_rx_clk

RW 0x26

gen2_u2_exit_rsp_rx_clk

RW 0x26

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

gen1_u2_lfps_exit_rx_clk

RW 0x1F

gen1_u2_exit_rsp_rx_clk

RW 0x1F

LU2LFPSRXTIM Fields

Bit Name Description Access Reset
31:24 gen2_u2_lfps_exit_rx_clk RW 0x26
23:16 gen2_u2_exit_rsp_rx_clk RW 0x26
15:8 gen1_u2_lfps_exit_rx_clk RW 0x1F
7:0 gen1_u2_exit_rsp_rx_clk RW 0x1F