region4addr_baseext
base extended definition for Region 4
Module Instance | Base Address | Register Address |
---|---|---|
soc_mpfe_fw_tbu2noc_inst_0__fw_ddr_fpga2sdram__18000c00__ddr_scr__DDR_SCR
|
0x18000C00
|
0x18000C54
|
Size: 32
Offset: 0x54
Access: RW
Access mode: SECURE | PRIVILEGEMODE
Note: The processor must make a secure, privileged bus access to this register. You can configure processor mode settings in the control registers of the ARM Cortex-A53 MPcore processor. For more information about processor modes, please refer to the ARM Infocenter.
Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields | |||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|
|||||||||||||||
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|
|
region4addr_baseext Fields
Bit | Name | Description | Access | Reset |
---|---|---|---|---|
31:8 |
Reserved_1
|
Reserved bitfield added by Magillem |
RO
|
0x0
|
7:0 |
low
|
defines the 8 bit LSB of the base extended address field. |
RW
|
0x0
|