CQRS09

         CQRS09 - Command Queuing Task Descriptor List Base Address Upper 32 Bits
      
Module Instance Base Address Register Address
i_sdmmc__sdmmc_apb_slv__10808000____CQRS____SEG_L4_MP_sdmmc_s_0x0_0x1000 0x10808400 0x10808424

Size: 32

Offset: 0x24

Access: RW

Important: The value of a reserved bit must be maintained in software. When you modify registers containing reserved bit fields, you must use a read-modify-write operation to preserve state and prevent indeterminate system behavior.
Bit Fields
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16

CQTDLBAU

RW 0x0

15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

CQTDLBAU

RW 0x0

CQRS09 Fields

Bit Name Description Access Reset
31:0 CQTDLBAU
              CQTDLBAU - Task Descriptor List Base Address (upper)\n
              Base address (32 upper bits) of the Task descriptor List.
              This register is not used in 32 bit addressing mode (S/W does not change this value).
              S/W will update this register only when CQE is disabled.
            
RW 0x0