Visible to Intel only — GUID: cqi1684977288712
Ixiasoft
3.1.1.1. PCIe* TLP Constructor
3.1.1.2. PCIe* TLP ID Generation
3.1.1.3. PCIe TX Credit Controller
3.1.1.4. PCIe* TX Scheduler
3.1.1.5. PCIe TLP Completer
3.1.1.6. PCIe RX Router
3.1.1.7. PCIe* MSI-X Controller
3.1.1.8. PCIe BAR0
3.1.1.9. PCIe Bursting Manager (BAM)
3.1.1.10. Completion Timeout Parser
3.1.1.11. Control Shadow Parser
4.2.1. Application Packet Receive Interface
4.2.2. Application Packet Transmit Interface
4.2.3. Control Shadow Interface
4.2.4. Transmit Flow Control Credit Interface
4.2.5. Completion Timeout Interface
4.2.6. PCIe* Miscellaneous Signals
4.2.7. Control and Status Register Responder Manager Interface
4.2.8. Bursting Manager Interface
Visible to Intel only — GUID: cqi1684977288712
Ixiasoft
4.5. Resets
Signal Name | Direction | Type | Description |
---|---|---|---|
ss_reset_status_n | IN | Reset | Connect this port to p<n>reset_status_n port of PCIe* IP. This signal resets all SSGDMA FIFO buffers and CSR registers. |
Signal Name | Direction | Type | Description |
---|---|---|---|
axi_lite_areset_n | IN | Reset | AXI-Lite active low reset signal. The signal can be asserted asynchronously, but deassertion must be synchronous after the rising edge of axi_lite_clk. |
app_reset_status_n | OUT | Reset | Indicates that the SSGDMA IP is under reset and this signal can be used to reset subsequent user logic. app_reset_status_n is asserted when hard reset received from ss_reset_status_n. |
Signal Name | Direction | Type | Description |
---|---|---|---|
host_areset_n | IN | Reset | Host system reset. The SSGDMA IP can use this signal to drive its reset network. |
Signal Name | Direction | Type | Description |
---|---|---|---|
h2d<PORT>_st_resetn | IN | Reset | Host to Device ST port reset. |
d2h<PORT>_st_resetn | IN | Reset | Device to Host ST port reset. |
h2d<PORT>_mm_resetn | IN | Reset | Host to Device MM port reset. |