Visible to Intel only — GUID: yyr1634754205887
Ixiasoft
1. Quick Start Guide
2. Detailed Description for CPRI Multirate Design Example
3. Detailed Description for Ethernet Multirate Design Example
4. Detailed Description for Ethernet Multirate Design Example with Auto-Negotiation and Link Training Enabled
5. Detailed Description for PMA/FEC Direct PHY Multirate Design Example
6. Detailed Description for Ethernet to CPRI Design Example
7. F-Tile Dynamic Reconfiguration Design Example User Guide Archives
8. Document Revision History for the F-Tile Dynamic Reconfiguration Design Example User Guide
Visible to Intel only — GUID: yyr1634754205887
Ixiasoft
2.2. CPRI Multirate Design Example: Registers
Address Range | Maps to |
---|---|
0x00000000 - 0x0000003F | CPRI Soft Registers |
0x00100000 - 0x0010FFFF | CPRI PCS Registers |
0x00200000 - 0x002FFFFF | CPRI Transceiver Registers |
0x10000000 - 0x100003FF | Dynamic Reconfiguration Controller Registers |