Visible to Intel only — GUID: bhc1411109388422
Ixiasoft
Introduction
System-Level Debugging Infrastructure
Virtual JTAG Interface Description
Run-Time Communication
Instantiating the Virtual JTAG Intel® FPGA IP Core
Simulation Support
Compiling the Design
SLD_NODE Discovery and Enumeration
Capturing the Virtual IR Instruction Register
AHDL Function Prototype
VHDL Component Declaration
VHDL LIBRARY-USE Declaration
Design Example: TAP Controller State Machine
Design Example: Modifying the DCFIFO Contents at Runtime
Design Example: Offloading Hardwired Revision Information
Document Revision History for the Virtual JTAG Intel® FPGA IP Core User Guide
Visible to Intel only — GUID: bhc1411109388422
Ixiasoft
Instantiating the Virtual JTAG Intel® FPGA IP Core
To create the Virtual JTAG Intel® FPGA IP core in an Intel® Quartus® Prime design requires the following system and software requirements:
- The Intel® Quartus® Prime software
- An Intel® download cable, such as an Intel® FPGA Download Cable cable
The download cable is required to communicate with the Virtual JTAG Intel® FPGA IP core from a host running the quartus_stp executable.
Did you find the information on this page useful?
Feedback Message
Characters remaining: