LVDS SERDES Intel® FPGA IP User Guide: Intel® Arria® 10 and Intel® Cyclone® 10 GX Devices
ID
683520
Date
7/13/2021
Public
A newer version of this document is available. Customers should click here to go to the newest version.
Release Information
LVDS SERDES IP Core Features
LVDS SERDES IP Core Functional Modes
LVDS SERDES IP Core Functional Description
LVDS SERDES IP Core Initialization and Reset
LVDS SERDES IP Core Signals
LVDS SERDES IP Core Parameter Settings
LVDS SERDES IP Core General Settings
LVDS SERDES IP Core Timing
LVDS SERDES IP Core Design Examples
Additional LVDS SERDES IP Core References
LVDS SERDES Intel FPGA IP User Guide Archives
Document Revision History for LVDS SERDES Intel® FPGA IP User Guide: Intel® Arria® 10 and Intel® Cyclone® 10 GX Devices
Obtaining RSKM Report
For LVDS receivers, the Intel® Quartus® Prime software generates the RSKM report that provides the SW, TUI or LVDS period, and RSKM values for the non-DPA mode.
To obtain the RSKM report (report_rskm), follow these steps:
- On the Intel® Quartus® Prime menu, select Tools > Timing Analyzer.
The Timing Analyzer window appears.
- On the Timing Analyzer menu, select Reports > Device Specific > Report RSKM.