LVDS SERDES Intel® FPGA IP User Guide: Intel® Arria® 10 and Intel® Cyclone® 10 GX Devices
ID
683520
Date
7/13/2021
Public
A newer version of this document is available. Customers should click here to go to the newest version.
Release Information
LVDS SERDES IP Core Features
LVDS SERDES IP Core Functional Modes
LVDS SERDES IP Core Functional Description
LVDS SERDES IP Core Initialization and Reset
LVDS SERDES IP Core Signals
LVDS SERDES IP Core Parameter Settings
LVDS SERDES IP Core General Settings
LVDS SERDES IP Core Timing
LVDS SERDES IP Core Design Examples
Additional LVDS SERDES IP Core References
LVDS SERDES Intel FPGA IP User Guide Archives
Document Revision History for LVDS SERDES Intel® FPGA IP User Guide: Intel® Arria® 10 and Intel® Cyclone® 10 GX Devices
LVDS SERDES IP Core Transmitter Settings
| Parameter | Value | Description |
|---|---|---|
| TX core registers clock |
|
Selects the clock that clocks the core registers:
This parameter is available only in the TX functional mode. |
| Enable tx_coreclock port | On, Off | Turn on to expose the tx_coreclock port that you can use to drive the core logic feeding the transmitter. The tx_coreclock signal is a feedthrough of the ext_coreclock input. Intel recommends that you use the tx_coreclock output signal if it is requested.
Note: This option is disabled if the Use external PLL option in the PLL Settings tab is turned on. To turn the Enable tx_coreclock port option on or off, turn off Use external PLL option first. After making changes to Enable tx_coreclock port, you can turn Use external PLL back on.
|
| Enable tx_outclock port | On, Off | Turn on to expose the tx_outclock port.
Turning on this parameter reduces the maximum number of channels per TX interface by one channel. |
| Desired tx_outclock phase shift (degrees) | Refer to related information. | Specifies the phase relationship between the outclock and outgoing serial data in degrees of the LVDS fast clock. |
| Actual tx_outclock phase shift (degrees) | Depends on fast_clock and tx_outclock frequencies. Refer to related information. | Displays the closest achievable tx_outclock phase shift to the desired tx_outclock phase shift. |
| Tx_outclock division factor | Depends on the serialization factor. | Specifies the ratio of the fast clock frequency to the outclock frequency. For example, the maximum number of serial transitions per outclock cycle. |