DSP Builder for Intel® FPGAs (Advanced Blockset): Handbook
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: hco1423076589304
Ixiasoft
Visible to Intel only — GUID: hco1423076589304
Ixiasoft
7.4.14. Interpolating FIR Filter with Updating Coefficient Banks
Write to the bus interface using the BusStimulus block with a sample rate proportionate with the bus clock. Generally, DSP Builder does not guarantee bus interface transactions to be cycle accurate in Simulink simulations. However, in this design example, DSP Builder updates the coefficient bank while it is not in use.
The model name is demo_firi_updatecoeff.mdl.