Stratix® V 5SGSD5 FPGA

Specifications

I/O Specifications

Package Specifications

Supplemental Information

Ordering and Compliance

Ordering and spec information

Stratix® V 5SGSD5 FPGA 5SGSMD5H1F35C2G

  • MM# 999XLC
  • Spec Code SRHGE
  • Ordering Code 5SGSMD5H1F35C2G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725735

Stratix® V 5SGSD5 FPGA 5SGSMD5H2F35C3G

  • MM# 999XLD
  • Spec Code SRHGF
  • Ordering Code 5SGSMD5H2F35C3G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 726093

Stratix® V 5SGSD5 FPGA 5SGSMD5H2F35I3G

  • MM# 999XLF
  • Spec Code SRHGG
  • Ordering Code 5SGSMD5H2F35I3G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725251

Stratix® V 5SGSD5 FPGA 5SGSMD5H3F35C4G

  • MM# 999XLG
  • Spec Code SRHGH
  • Ordering Code 5SGSMD5H3F35C4G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725725

Stratix® V 5SGSD5 FPGA 5SGSMD5K1F40C1G

  • MM# 999XLH
  • Spec Code SRHGJ
  • Ordering Code 5SGSMD5K1F40C1G
  • Stepping A1
  • ECCN 3A001.A.7.B
  • CCATS G171972
  • MDDS Content IDs 726029

Stratix® V 5SGSD5 FPGA 5SGSMD5K1F40C2G

  • MM# 999XLJ
  • Spec Code SRHGK
  • Ordering Code 5SGSMD5K1F40C2G
  • Stepping A1
  • ECCN 3A001.A.7.B
  • CCATS G171972
  • MDDS Content IDs 724338

Stratix® V 5SGSD5 FPGA 5SGSMD5K2F40C1G

  • MM# 999XLK
  • Spec Code SRHGL
  • Ordering Code 5SGSMD5K2F40C1G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 724837

Stratix® V 5SGSD5 FPGA 5SGSMD5H2F35C1G

  • MM# 999XLZ
  • Spec Code SRHGV
  • Ordering Code 5SGSMD5H2F35C1G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725802

Stratix® V 5SGSD5 FPGA 5SGSMD5K2F40I2G

  • MM# 999XMD
  • Spec Code SRHH5
  • Ordering Code 5SGSMD5K2F40I2G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 744561697239

Stratix® V 5SGSD5 FPGA 5SGSMD5K3F40I4G

  • MM# 999XMG
  • Spec Code SRHH6
  • Ordering Code 5SGSMD5K3F40I4G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725288

Stratix® V 5SGSD5 FPGA 5SGSMD5H1F35I2G

  • MM# 999XMM
  • Spec Code SRHHB
  • Ordering Code 5SGSMD5H1F35I2G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725552

Stratix® V 5SGSD5 FPGA 5SGSMD5H2F35C2G

  • MM# 999XMN
  • Spec Code SRHHC
  • Ordering Code 5SGSMD5H2F35C2G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 724994

Stratix® V 5SGSD5 FPGA 5SGSMD5H2F35I2LG

  • MM# 999XMP
  • Spec Code SRHHD
  • Ordering Code 5SGSMD5H2F35I2LG
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 724763

Stratix® V 5SGSD5 FPGA 5SGSMD5H2F35I3LG

  • MM# 999XMR
  • Spec Code SRHHE
  • Ordering Code 5SGSMD5H2F35I3LG
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725130

Stratix® V 5SGSD5 FPGA 5SGSMD5H3F35I4G

  • MM# 999XMT
  • Spec Code SRHHF
  • Ordering Code 5SGSMD5H3F35I4G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725567

Stratix® V 5SGSD5 FPGA 5SGSMD5K1F40C2LG

  • MM# 999XN6
  • Spec Code SRHHR
  • Ordering Code 5SGSMD5K1F40C2LG
  • Stepping A1
  • ECCN 3A001.A.7.B
  • CCATS G171972
  • MDDS Content IDs 725069

Stratix® V 5SGSD5 FPGA 5SGSMD5K2F40C2G

  • MM# 999XN8
  • Spec Code SRHHS
  • Ordering Code 5SGSMD5K2F40C2G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725818

Stratix® V 5SGSD5 FPGA 5SGSMD5K2F40C2LG

  • MM# 999XN9
  • Spec Code SRHHT
  • Ordering Code 5SGSMD5K2F40C2LG
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725047

Stratix® V 5SGSD5 FPGA 5SGSMD5H2F35I2G

  • MM# 999XNZ
  • Spec Code SRHJA
  • Ordering Code 5SGSMD5H2F35I2G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725283

Stratix® V 5SGSD5 FPGA 5SGSMD5H3F35C2LG

  • MM# 999XP0
  • Spec Code SRHJB
  • Ordering Code 5SGSMD5H3F35C2LG
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725540

Stratix® V 5SGSD5 FPGA 5SGSMD5H3F35C3G

  • MM# 999XP2
  • Spec Code SRHJC
  • Ordering Code 5SGSMD5H3F35C3G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 724778

Stratix® V 5SGSD5 FPGA 5SGSMD5K1F40I2G

  • MM# 999XP3
  • Spec Code SRHJD
  • Ordering Code 5SGSMD5K1F40I2G
  • Stepping A1
  • ECCN 3A001.A.7.B
  • CCATS G171972
  • MDDS Content IDs 725029

Stratix® V 5SGSD5 FPGA 5SGSMD5K2F40C3G

  • MM# 999XP4
  • Spec Code SRHJE
  • Ordering Code 5SGSMD5K2F40C3G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725090

Stratix® V 5SGSD5 FPGA 5SGSMD5H3F35I3LG

  • MM# 999XPG
  • Spec Code SRHJP
  • Ordering Code 5SGSMD5H3F35I3LG
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 726288

Stratix® V 5SGSD5 FPGA 5SGSMD5K3F40C2G

  • MM# 999XPH
  • Spec Code SRHJQ
  • Ordering Code 5SGSMD5K3F40C2G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725434

Stratix® V 5SGSD5 FPGA 5SGSMD5K3F40C3G

  • MM# 999XT3
  • Spec Code SRHKX
  • Ordering Code 5SGSMD5K3F40C3G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725868

Stratix® V 5SGSD5 FPGA 5SGSMD5K3F40C4G

  • MM# 999XT4
  • Spec Code SRHKY
  • Ordering Code 5SGSMD5K3F40C4G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725128

Stratix® V 5SGSD5 FPGA 5SGSMD5K3F40I3G

  • MM# 999XT5
  • Spec Code SRHKZ
  • Ordering Code 5SGSMD5K3F40I3G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 726103

Stratix® V 5SGSD5 FPGA 5SGSMD5K3F40I3LG

  • MM# 999XT6
  • Spec Code SRHL0
  • Ordering Code 5SGSMD5K3F40I3LG
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 724965

Stratix® V 5SGSD5 FPGA 5SGSMD5K2F40I2LG

  • MM# 999Z18
  • Spec Code SRHQD
  • Ordering Code 5SGSMD5K2F40I2LG
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 724777

Stratix® V 5SGSD5 FPGA 5SGSMD5K2F40I3G

  • MM# 999Z19
  • Spec Code SRHQE
  • Ordering Code 5SGSMD5K2F40I3G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725745

Stratix® V 5SGSD5 FPGA 5SGSMD5K2F40I3LG

  • MM# 999Z1A
  • Spec Code SRHQF
  • Ordering Code 5SGSMD5K2F40I3LG
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 726112745982

Stratix® V 5SGSD5 FPGA 5SGSMD5K3F40C2LG

  • MM# 999Z1C
  • Spec Code SRHQG
  • Ordering Code 5SGSMD5K3F40C2LG
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 724962

Stratix® V 5SGSD5 FPGA 5SGSMD5H1F35C1G

  • MM# 999Z1H
  • Spec Code SRHQL
  • Ordering Code 5SGSMD5H1F35C1G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 726033

Stratix® V 5SGSD5 FPGA 5SGSMD5H1F35C2LG

  • MM# 999Z1K
  • Spec Code SRHQM
  • Ordering Code 5SGSMD5H1F35C2LG
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 724969

Stratix® V 5SGSD5 FPGA 5SGSMD5H2F35C2LG

  • MM# 999Z1L
  • Spec Code SRHQN
  • Ordering Code 5SGSMD5H2F35C2LG
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725290

Stratix® V 5SGSD5 FPGA 5SGSMD5H3F35C2G

  • MM# 999Z1M
  • Spec Code SRHQP
  • Ordering Code 5SGSMD5H3F35C2G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725646

Stratix® V 5SGSD5 FPGA 5SGSMD5H3F35I3G

  • MM# 999Z1N
  • Spec Code SRHQQ
  • Ordering Code 5SGSMD5H3F35I3G
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 725716

Retired and discontinued

Stratix® V 5SGSD5 FPGA 5SGSMD5H3F35C2LN

  • MM# 969598
  • Spec Code SR81E
  • Ordering Code 5SGSMD5H3F35C2LN
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 700443

Stratix® V 5SGSD5 FPGA 5SGSMD5H3F35I3L

  • MM# 969599
  • Spec Code SR81F
  • Ordering Code 5SGSMD5H3F35I3L
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 695780

Stratix® V 5SGSD5 FPGA 5SGSMD5K1F40C2L

  • MM# 969600
  • Spec Code SR81G
  • Ordering Code 5SGSMD5K1F40C2L
  • Stepping A1
  • ECCN 3A001.A.7.B
  • CCATS G171972
  • MDDS Content IDs 699390

Stratix® V 5SGSD5 FPGA 5SGSMD5K2F40C3

  • MM# 969602
  • Spec Code SR81J
  • Ordering Code 5SGSMD5K2F40C3
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 699474

Stratix® V 5SGSD5 FPGA 5SGSMD5K2F40I3N

  • MM# 969604
  • Spec Code SR81L
  • Ordering Code 5SGSMD5K2F40I3N
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 697460

Stratix® V 5SGSD5 FPGA 5SGSMD5K3F40C2

  • MM# 969605
  • Spec Code SR81M
  • Ordering Code 5SGSMD5K3F40C2
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 701220

Stratix® V 5SGSD5 FPGA 5SGSMD5H1F35I2N

  • MM# 969804
  • Spec Code SR87G
  • Ordering Code 5SGSMD5H1F35I2N
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 699198

Stratix® V 5SGSD5 FPGA 5SGSMD5H2F35C3N

  • MM# 969807
  • Spec Code SR87K
  • Ordering Code 5SGSMD5H2F35C3N
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 699355

Stratix® V 5SGSD5 FPGA 5SGSMD5H2F35I2LN

  • MM# 969808
  • Spec Code SR87L
  • Ordering Code 5SGSMD5H2F35I2LN
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 699550

Stratix® V 5SGSD5 FPGA 5SGSMD5K2F40I2LN

  • MM# 969816
  • Spec Code SR87U
  • Ordering Code 5SGSMD5K2F40I2LN
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 697743

Stratix® V 5SGSD5 FPGA 5SGSMD5K3F40C3

  • MM# 969820
  • Spec Code SR87Y
  • Ordering Code 5SGSMD5K3F40C3
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 702076

Stratix® V 5SGSD5 FPGA 5SGSMD5K3F40I4

  • MM# 969823
  • Spec Code SR881
  • Ordering Code 5SGSMD5K3F40I4
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 696681

Stratix® V 5SGSD5 FPGA 5SGSMD5H2F35I3N

  • MM# 970701
  • Spec Code SR8XE
  • Ordering Code 5SGSMD5H2F35I3N
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 701429

Stratix® V 5SGSD5 FPGA 5SGSMD5H3F35C3N

  • MM# 970702
  • Spec Code SR8XF
  • Ordering Code 5SGSMD5H3F35C3N
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 696402

Stratix® V 5SGSD5 FPGA 5SGSMD5H3F35C4N

  • MM# 970703
  • Spec Code SR8XG
  • Ordering Code 5SGSMD5H3F35C4N
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 695624

Stratix® V 5SGSD5 FPGA 5SGSMD5K2F40I2

  • MM# 970708
  • Spec Code SR8XM
  • Ordering Code 5SGSMD5K2F40I2
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 697031

Stratix® V 5SGSD5 FPGA 5SGSMD5K2F40I2L

  • MM# 970709
  • Spec Code SR8XN
  • Ordering Code 5SGSMD5K2F40I2L
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 698956

Stratix® V 5SGSD5 FPGA 5SGSMD5K3F40C2L

  • MM# 970710
  • Spec Code SR8XP
  • Ordering Code 5SGSMD5K3F40C2L
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 693430

Stratix® V 5SGSD5 FPGA 5SGSMD5K3F40I3N

  • MM# 970711
  • Spec Code SR8XQ
  • Ordering Code 5SGSMD5K3F40I3N
  • Stepping A1
  • ECCN 3A991
  • CCATS NA
  • MDDS Content IDs 698453

Trade compliance information

  • ECCN Varies By Product
  • CCATS Varies By Product
  • US HTS 8542390001

PCN Information

SR81M

SR81L

SR81J

SRHQN

SRHQM

SRHQL

SR81G

SR81F

SR81E

SRHQQ

SRHQP

SRHHT

SRHHS

SRHHR

SRHQG

SRHQF

SRHQE

SRHQD

SRHHF

SRHHE

SRHHD

SRHHC

SRHHB

SR87U

SRHH6

SRHKY

SRHH5

SRHKX

SR881

SR8XQ

SR8XP

SR87Y

SRHGV

SRHKZ

SR8XF

SRHGE

SR8XE

SR8XN

SR87L

SR8XM

SRHGL

SR87K

SRHGK

SRHL0

SRHGJ

SRHGH

SR87G

SRHGG

SR8XG

SRHGF

SRHJQ

SRHJE

SRHJD

SRHJC

SRHJB

SRHJA

SRHJP

Drivers and Software

Latest Drivers & Software

Downloads Available:
All

Name

Launch Date

The date the product was first introduced.

Lithography

Lithography refers to the semiconductor technology used to manufacture an integrated circuit, and is reported in nanometer (nm), indicative of the size of features built on the semiconductor.

Logic Elements (LE)

Logic elements (LEs) are the smallest units of logic in Intel® FPGA architecture. LEs are compact and provide advanced features with efficient logic usage.

Adaptive Logic Modules (ALM)

The adaptive logic module (ALM) is the logic building block in supported Intel FPGA devices, and is designed to maximize both performance and utilization. Each ALM has several different modes of operation, and can implement a variety of different combinatorial and sequential logical functions.

Adaptive Logic Module (ALM) Registers

ALM registers are those register bits (flip-flops) that are contained inside the ALMs and are used to implement sequential logic.

Fabric and I/O Phase-Locked Loops (PLLs)

Fabric and IO PLLs are used to simplify the design and implementation of the clock networks in the Intel FPGA fabric, and also the clock networks associated with the IO cells in the device.

Maximum Embedded Memory

The total capacity of all the embedded memory blocks in the programmable fabric of the Intel FPGA device.

Digital Signal Processing (DSP) Blocks

The digital signal processing (DSP) block is the mathematical building block in supported Intel FPGA devices and contains high-performance multipliers and accumulators to implement a variety of digital signal processing functions.

Digital Signal Processing (DSP) Format

Depending on the Intel FPGA device family, the DSP block supports different formats such as hard floating point, hard fixed point, multiply and accumulate, and multiply only.

Hard Memory Controllers

Hard memory controllers are used to enable high-performance external memory systems attached to the Intel FPGA. A hard memory controller saves power and FPGA resources compared to the equivalent soft memory controller, and supports higher frequency operation.

External Memory Interfaces (EMIF)

The external memory interface protocols supported by the Intel FPGA device.

Maximum User I/O Count

The maximum number of general purpose I/O pins in the Intel FPGA device, in the largest available package.
† Actual count could be lower depending on package.

I/O Standards Support

The general purpose I/O interface standards supported by the Intel FPGA device.

Maximum LVDS Pairs

The maximum number of LVDS pairs that can be configured in the Intel FPGA device, in the largest available package. Refer to device documentation for actual RX and TX LVDS pairs count by package type.

Maximum Non-Return to Zero (NRZ) Transceivers

The maximum number of NRZ transceivers in the Intel FPGA device, in the largest available package.
† Actual count could be lower depending on package.

Maximum Non-Return to Zero (NRZ) Data Rate

The maximum NRZ data rate that is supported by the NRZ transceivers.
† Actual data rate could be lower depending on transceiver speed grade.

Transceiver Protocol Hard IP

Hard intellectual property available in the Intel FPGA device to support the high-speed serial transceivers. Transceiver protocol hard IP saves power and FPGA resources compared to the equivalent soft IP, and simplifies the implementation of the serial protocol.

Package Options

Intel FPGA devices are available in different package sizes, with different IO and transceiver counts, to match customer system requirements.