# PHY Interface For the PCI Express, SATA, USB 3.1, DisplayPort, and USB4 Architectures Version 6.0 ©2007 - 2020 Intel Corporation—All rights reserved. # Intellectual Property Disclaimer THIS SPECIFICATION IS PROVIDED "AS IS" WITH NO WARRANTIES WHATSOEVER INCLUDING ANY WARRANTY OF MERCHANTABILITY, FITNESS FOR ANY PARTICULAR PURPOSE, OR ANY WARRANTY OTHERWISE ARISING OUT OF ANY PROPOSAL, SPECIFICATION, OR SAMPLE. A COPYRIGHT LICENSE IS HEREBY GRANTED TO REPRODUCE AND DISTRIBUTE THIS SPECIFICATION FOR INTERNAL USE ONLY. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY OTHER INTELLECTUAL PROPERTY RIGHTS IS GRANTED OR INTENDED HEREBY. INTEL CORPORATION AND THE AUTHORS OF THIS SPECIFICATION DISCLAIM ALL LIABILITY, INCLUDING LIABILITY FOR INFRINGEMENT OF PROPRIETARY RIGHTS, RELATING TO IMPLEMENTATION OF INFORMATION IN THIS DOCUMENT AND THE SPECIFICATION. INTEL CORPORATION AND THE AUTHORS OF THIS SPECIFICATION ALSO DO NOT WARRANT OR REPRESENT THAT SUCH IMPLEMENTATION(S) WILL NOT INFRINGE SUCH RIGHTS. # INTEL CORPORATION MAY MAKE CHANGES TO SPECIFICATIONS, PRODUCT DESCRIPTIONS, AND PLANS AT ANY TIME, WITHOUT NOTICE. Intel Corporation and its subsidiaries (collectively, "Intel") would like to receive input, comments, suggestions and other feedback (collectively, "Feedback") on this specification. To be considered for incorporation into the specification, Feedback must be submitted by e-mail to: <a href="mailto:pipespecification@intel.com">pipespecification@intel.com</a>. To the extent that You provide Intel with Feedback, You grant to Intel a worldwide, non-exclusive, perpetual, irrevocable, royalty-free, fully paid, transferable license, with the right to sublicense, under Your Intellectual Property Rights, to make, use, sell, offer for sale, import, disclose, reproduce, make derivative works, distribute, or otherwise exploit Your Feedback without any accounting. As used in this paragraph, "Intellectual Property Rights" means, all worldwide copyrights, patents, trade secrets, and any other intellectual or industrial property rights, but excluding any trademarks or similar rights. By submitting Feedback, you represent that you are authorized to submit Feedback on behalf on your employer, if any, and that the Feedback is not confidential. **Notice:** Implementations developed using the information provided in this specification may infringe the patent rights of various parties including the parties involved in the development of this specification. No license, express or implied, by estoppel or otherwise, to any intellectual property rights (including without limitation rights under any party's patents) are granted herein. All product names are trademarks, registered trademarks, or service marks of their respective owners #### **Contributors** | Jeff Morris | Jim Choate | Michelle Jen | Kaleb Ruof | |---------------|---------------|---------------|-------------------| | Andy Martwick | Paul Mattos | Bruce Tennant | John Watkins | | Brad Hosler | Dan Froelich | Quinn Devine | Jamie Johnston | | Matthew Myers | Duane Quiet | Su Wei Lim | Todd Witter | | Bob Dunstan | Hajime Nozaki | Hooi Kar Loo | Andrea Uguagliati | | Saleem Mohammad | Peter Teng | Poh Thiam Teoh | Efraim Kugman | |-----------------|------------------|-----------------------|---------------------| | Sue Vining | Karthi Vadivelu | Sathyanarayanan Gopal | Daniel Resnick | | Tadashi Iwasaki | Mineru Nishizawa | Siang Lin Tan | Tina Tahmoureszadeh | | Yoichi Iizuka | Takanori Saeki | Jake Li | Kokkattutharayil | | | | | Abhilashkumar | | Rahman Ismail | Andrew Lillie | Zeeshan Sarwar | Dave Harriman | | Ben Graniello | Frank Kavanagh | Minxi Gao | | Dedicated to the memory of Brad Hosler, the impact of whose accomplishments made the Universal Serial Bus one of the most successful technology innovations of the Personal Computer era. # Table of Contents | 1 | Preface | | |---|---------------------------------------------------------------------|-------| | | 1.1 Scope of this Revision | 11 | | | 1.2 Revision History | 11 | | 2 | Introduction | 15 | | | 2.1 PCI Express PHY Layer | 18 | | | 2.2 USB PHY Layer | 19 | | | 2.3 USB4 PHY Layer | | | | 2.4 SATA PHY Layer | 19 | | | 2.5 DisplayPort PHY Layer | | | | 2.6 Low Pin Count Interface and SerDes Architecture | | | | 2.7 Support for Short Reach (SR) Applications | | | | 2.8 Configurable Pairs | | | 3 | e | | | 4 | | | | _ | 4.1 Original PIPE Architecture | . 31 | | | 4.1.1 Transmitter Block Diagram (2.5 and 5.0 GT/s) | . 33 | | | 4.1.2 Transmitter Block Diagram (8.0/10/16/32 GT/s) | | | | 4.1.3 Receiver Block Diagram (2.5 and 5.0 GT/s) | | | | 4.1.4 Receiver Block Diagram (8.0/10.0/16/32 GT/s) | | | | | | | | 4.2 SerDes Architecture | | | | 4.2.1 SerDes Architecture: Transmitter Block Diagram | | | _ | 4.2.2 SerDes Architecture: Receiver Block Diagram | | | 5 | J | | | | 5.1 Transmitter Block Diagram (1.5, 3.0, and 6.0 GT/s) | | | _ | 5.2 Receiver Block Diagram (1.5, 3.0 and 6.0 GT/s) | | | 6 | | | | | 6.1 PHY/MAC Interface Signals – Common for SerDes and Original PIPE | | | | 6.1.1 Data Interface | | | | 6.1.2 Command Interface | | | | 6.1.3 Status Interface | | | | 6.1.4 Message Bus Interface | 72 | | | 6.1.4.1 Message Bus Interface Commands | | | | 6.1.4.2 Message Bus Interface Framing | | | | 6.2 PHY/MAC Interface Signals – SerDes Architecture Only | 76 | | | 6.2.1 Data Interface | 76 | | | 6.2.2 Command Interface | 76 | | | 6.3 PHY/MAC Interface Signals – Original PIPE Only | 77 | | | 6.3.1 Data Interface | 77 | | | 6.3.2 Command Interface | 80 | | | 6.4 External Signals – Common for SerDes and Original PIPE | | | 7 | | | | | 7.1 PHY Registers | | | | 7.1.1 Address 0h: RX Margin Control0 | 92 | | | 7.1.2 Address 1h: RX Margin Control1 | | | | 7.1.3 Address 2h: Elastic Buffer Control. | | | | 7.1.4 Address 3h: PHY RX Control0 | | | | 7.1.5 Address 4h: PHY RX Control1 | | | | 7.1.6 Address 5h: PHY RX Control2 | | | | 7.1.7 Address 6h: PHY RX Control3 | | | | ,, 11001000 011.1111 101 COHUOIS | . , , | | | 7.1.8 | Address 7h: Elastic Buffer Location Update Frequency | 95 | |---|----------------|------------------------------------------------------|-----| | | 7.1.9 | Address 8h: PHY RX Control4 | | | | 7.1.10 | Address 400h: PHY TX Control0 | 96 | | | 7.1.11 | Address 401h: PHY TX Control1 | | | | 7.1.12 | Address 402h: PHY TX Control2 | 97 | | | 7.1.13 | Address 403h: PHY TX Control3 | | | | 7.1.14 | Address 404h: PHY TX Control4 | | | | 7.1.15 | Address 405h: PHY TX Control5 | | | | 7.1.16 | Address 406h: PHY TX Control6 | | | | 7.1.17 | Address 407h: PHY TX Control7 | | | | 7.1.18 | Address 408h: PHY TX Control8 | | | | 7.1.19 | Address 409h: PHY TX Control9 | | | | 7.1.20 | Address 800h: PHY Common Control0 | | | | | C Registers | | | | 7.2.1 | Address 0h: RX Margin Status0 | | | | 7.2.1 | Address 1h: RX Margin Status | | | | 7.2.2 | Address 2h: RX Margin Status? | | | | 7.2.3 | Address 3h: Elastic Buffer Status | | | | 7.2.4 | Address 4h: Elastic Buffer Location | | | | 7.2.3<br>7.2.6 | Address 5h: RX Status0 | | | | | | | | | 7.2.7 | Address 6h: RX Control0 | | | | 7.2.8 | Address 7h: Reserved | | | | 7.2.9 | Address 8h: Reserved | | | | 7.2.10 | Address 9h: Reserved | | | | 7.2.11 | Address Ah: RX Link Evaluation Status0 | | | | 7.2.12 | Address Bh: RX Link Evaluation Status1 | | | | 7.2.13 | Address Ch: RX Status4 | | | | 7.2.14 | Address Dh: RX Status5 | | | | 7.2.15 | Address Eh: RX Link Evaluation Status2 | | | | 7.2.16 | Address Fh: RX Link Evaluation Status3 | | | | 7.2.17 | Address 400h: TX Status0 | | | | 7.2.18 | Address 401h: TX Status1 | | | | 7.2.19 | Address 402h: TX Status2 | | | | 7.2.20 | Address 403h: TX Status3 | | | | 7.2.21 | Address 404h: TX Status4 | 115 | | | 7.2.22 | Address 405h: TX Status5 | 116 | | | 7.2.23 | Address 406h: TX Status6 | | | | 7.2.24 | Address 407h: TX Status7 | 116 | | | 7.2.25 | Address 408h: TX Status8 | 117 | | | 7.2.26 | Address 409h: TX Status9 | 117 | | 8 | PIPE Op | perational Behavior | 117 | | | 8.1 Clo | cking | 117 | | | 8.1.1 | Clocking Topologies | 118 | | | 8.2 Res | et | 120 | | | 8.3 Pow | ver Management | 121 | | | 8.3.1 | Power Management – PCI Express Mode | | | | 8.3.2 | Power Management – USB Mode | | | | 8.3.3 | Power Management – SATA Mode | | | | 8.3.4 | Asynchronous Deep Power Management | | | | 8.3.4.1 | · · · · · · · · · · · · · · · · · · · | | | | 8.3.4.2 | | | | | 4 Changing Signaling Rate, PCLK Rate, or Data Bus Width | | |---|----------------------------------------------------------------------------------|-----| | | 8.4.1 PCI Express Mode | 127 | | | 8.4.2 USB Mode | 128 | | | 8.4.3 SATA Mode | 128 | | | 8.4.4 Fixed data path implementations | 129 | | | 8.4.5 Fixed PCLK implementations | 130 | | | 5 Transmitter Margining – PCI Express Mode and USB Mode | | | | 6 Selectable De-emphasis – PCI Express Mode | | | | 7 Receiver Detection – PCI Express Mode and USB Mode | | | | 8 Transmitting a beacon – PCI Express Mode | | | | 9 Transmitting LFPS – USB Mode | | | | 10 Detecting a beacon – PCI Express Mode | | | | Detecting Low Frequency Periodic Signaling – USB Mode | | | | 12 Clock Tolerance Compensation | | | | 13 Error Detection | | | | 8.13.1 8B/10B Decode Errors | | | | 8.13.2 Disparity Errors | | | | 8.13.3 Elastic Buffer Errors | | | | 8.13.3.1 Elastic Buffer Reset | | | | 14 Loopback | | | | 15 Polarity Inversion – PCI Express and USBModes | | | | 16 Setting negative disparity (PCI Express Mode) | | | | 17 Electrical Idle – PCI Express Mode | | | | 18 Link Equalization Evaluation | | | | 19 Implementation specific timing and selectable parameter support | | | | 20 Control Signal Decode table – PCI Express Mode | | | | 21 Control Signal Decode table – USB Mode and USB4 Mode | | | | 22 Control Signal Decode table – SATA Mode | | | | 23 Required synchronous signal timings | | | | 24 128b/130b Encoding and Block Synchronization (PCI Express 8 GT/s, 16 GT/s, at | | | | 2 GT/s) 159 | .Iu | | | 25 128b/132b Encoding and Block Synchronization (USB 10 GT/s) | 161 | | | 26 Message Bus Interface | | | | 8.26.1 General Operational Rules | | | | 8.26.2 Message Bus Operations vs Dedicated Signals | | | | 27 PCI Express Lane Margining at the Receiver | | | | 28 Short Channel Power Control | | | | 29 RxEqTraining | | | | 30 PHY Recalibration | | | 9 | Sample Operational Sequences | | | 9 | | | | | • | | | | 2 Active PM to L1 and back to L0 PCI Express Mode | | | | Downstream Initiated L1 Substate Entry Using Sideband Mechanism | | | | 4 Receivers and Electrical Idle – PCI Express Mode Example | | | | 5 Using CLKREQ# with PIPE – PCI Express Mode | | | | 6 Block Alignment | | | | 7 Message Bus: RX Margining Sequence | | | | 8 Message Bus: Updating LocalFS/LocalLF and LocalG4FS/LocalG4LF | | | | 9 Message Bus: Updating TxDeemph | | | | 10 Message Bus: Equalization | | | | 11 Message Bus: BlockAlignControl | 1// | | 9.12 | Message Bus: ElasticBufferLocation Update | . 177 | |------|-------------------------------------------|-------| | | Multi-lane PIPE – PCI Express Mode | | | | Appendix | | | | DisplayPort AUX Signals | | # Table of Figures | Figure 2-1: Partitioning PHY Layer for PCI Express | 16 | |--------------------------------------------------------------------------------------------|-------| | Figure 2-2 Partitioning PHY Layer for USB | 17 | | Figure 2-3. Partitioning PHY Layer for USB4 | 18 | | Figure 3-1. PHY/MAC Interface | | | Figure 3-2. DPTX PHY/MAC Interface | 23 | | Figure 3-3. DPRX PHY/MAC Interface | | | Figure 4-1: PHY Functional Block Diagram for Tx+Rx Usage | | | Figure 4-2. PHY Functional Diagram for Tx+Tx Usage Case | 32 | | Figure 4-3. PHY Functional Diagram for Rx+Rx Usage Case | | | Figure 4-4: Transmitter Block Diagram | | | Figure 4-5: Transmitter Block Diagram (8.0/10/16/32 GT/s) | 34 | | Figure 4-6: Receiver Block Diagram | | | Figure 4-7: Receiver Block Diagram (8.0/10/16 GT/s) | 36 | | Figure 4-8. SerDes Architecture: PHY Transmitter Block Diagram | 37 | | Figure 4-9. SerDes Architecture: PHY Receiver Block Diagram | | | Figure 5-1: PHY Functional Block Diagram | | | Figure 5-2: Transmitter Block Diagram (1.5, 3.0, and 6.0 GT/s) | | | Figure 5-3: Receiver Block Diagram (1.5, 3.0 and 6.0 GT/s) | | | Figure 6-1. Command Only Message Bus Transaction Timing (NOP, write_ack) | | | Figure 6-2. Command+Address Message Bus Transaction Timing (Read) | 75 | | Figure 6-3. Command+Data Message Bus Transaction Timing (Read completion) | | | Figure 6-4. Command+Address+Data Message Bus Transaction Timing (Write_uncommitted | 1, | | Write_committed) | 75 | | Figure 6-5. Message Bus Transaction Framing | 76 | | Figure 7-1. Message Bus Address Space | | | Figure 8-1. PCLK as PHY output | . 118 | | Figure 8-2. PCLK as PHY Input w/PHY owned PLL | . 119 | | Figure 8-3. PCLK as PHY Input w/External PLL and PHY PLL | . 119 | | Figure 8-4. PCLK as PHY Input with External PLL | . 120 | | Figure 8-5. Reset# Deassertion and PhyStatus for PCLK as PHY Output | . 120 | | Figure 8-6 PCI Express P2 Entry and Exit with PCLK as PHY Output | | | Figure 8-7 PCI Express P2 Entry and Exit with PCLK as PHY Input | . 123 | | Figure 8-8. L1 SubState Entry and Exit with PCLK as PHY Output | . 123 | | Figure 8-9. USB U1 Exit | | | Figure 8-10. DeepPMReq#/DeepPMAck# Handshake Sequencing | . 126 | | Figure 8-11. PHY Context Restoration after Power is Restored | . 127 | | Figure 8-12 Change from PCI Express 2.5 Gt/s to 5.0 Gt/s with PCLK as PHY Input | | | Figure 8-13 – PCI Express 3.0 TxDataValid Timings for Electrical Idle Exit and Entry | | | Figure 8-14. Data Throttling and TxElecIdle | | | Figure 8-15 – PCI Express 8GT/s or higher Successful Equalization Evaluation Request | | | Figure 8-16 – PCI Express 3.0 Equalization Evaluation Request Resulting in Invalid Feedbac | | | | . 144 | | Figure 8-17. Possible TxElecIdle[3:0] Transition Scenarios | | | Figure 8-18 – PCI Express 8 GT/s or higher TxDataValid Timing for 8 Bit Wide TxData | | | Interface | . 160 | | Figure 8-19 – PCI Express 8 GT/s or higher TxDataValid Timing for 16 Bit Wide TxData | | | Interface | 160 | | Figure 8-20 – PCI Express 8 GT/s or higher RxDataValid Timing for 16 Bit Wide RxData | | |--------------------------------------------------------------------------------------------|------| | Interface | 160 | | Figure 8-21. PCIe Receiver Equalization | 167 | | Figure 8-22 USB Receiver Equalization | | | Figure 8-23. PHY Recalibration Initiated by Controller | 168 | | Figure 8-24. PHY Recalibration Initiated by PHY | 168 | | Figure 9-1. L1 Substate Management using RxEIDetectDisable and TxCommonModeDisable | 171 | | Figure 9-2. BlockAlignControl Example Timing | 173 | | Figure 9-3. Sample RX Margining Sequence | 174 | | Figure 9-4. LocalFS/LocalG4FS/LocalG4FS/LocalG4LF Updates Out of Reset and After Rate | | | Change | | | Figure 9-5. LocalFS/LocalLF Update Due to GetLocalPresetCoefficients | | | Figure 9-6. Updating TxDeemph after GetLocalPresetCoefficients Request | | | Figure 9-7. Successful Equalization | | | Figure 9-8. Equalization with Invalid Request | | | Figure 9-9. Aborted Equalization, Scenario #1 | | | Figure 9-10. Aborted Equalization, Scenario #2 | | | Figure 9-11 Message Bus: BlockAlignControl Example | | | Figure 9-12. Message Bus: Updating ElasticBufferLocation | 177 | | Table 2-1. PHY Requirements for Legacy Pin Interface vs Low Pin Count Interface and Origin | | | PIPE vs SerDes Architecture Support | | | Table 3-1. PCI Express Mode - Possible PCLK rates and data widths | | | Table 3-2. PCI Express Mode (SerDes only) Possible RxCLK Rates and Data Widths | | | Table 3-3. USB Mode – Possible PCLK or RxClk rates and data widths | | | Table 3-4. SATA Mode – Possible PCLK rates and data widths | | | Table 3-5. SATA Mode (SerDes only) – Possible RxCLK Rates and Data Widths | | | Table 3-6 DPTX and DPRX Mode – Possible PCLK or RxCLK Rates and Data Widths | | | Table 3-7. USB4 Mode – Possible PCLK or RxCLK Rates and Data Widths | | | Table 6-2. Transmit Data Interface Output Signals | | | Table 6-3. Receive Data Interface Input Signals | | | Table 6-4. Receive Data Interface Output Signals | | | Table 6-5. Command Interface Input Signals | | | Table 6-6. Command Interface Output Signals | | | Table 6-7. Status Interface Input Signals | | | Table 6-8. Status Interface Output Signals | | | Table 6-9 Message Bus Interface Signals | | | Table 6-10 Message Bus Commands | | | Table 6-11. SerDes Only: Receive Data Interface Output Signals | | | Table 6-12. SerDes Only: Command Interface Input Signals | | | Table 6-13. Original PIPE Only: Transmit Data Interface Input Signals | | | Table 6-14. Original PIPE Only: Receive Data Interface Output Signals | | | Table 6-15. Command Interface Input Signals | | | Table 6-16. Original PIPE Only: Command Interface Output Signals | | | Table 6-17. Original PIPE only: Status Interface Output Signals | | | Table 6-18. External Input Signals | . 85 | # PHY Interface for PCI Express, SATA, USB 3.1, DisplayPort, and USB4, ver 6.0 | Table 6-19. External Output Signals | 86 | |-----------------------------------------------------------|-----| | Table 7-1 PHY Registers | | | Table 7-2 MAC Registers | | | Table 8-1. PclkChangeOK/PclkChangeAck Requirements | 128 | | Table 8-2 Parameters Advertised in PHY Datasheet | 145 | | Table 8-3. Control Signal Decode Table – PCI Express Mode | 156 | | Table 8-4. Posted-to-Posted Writes | 162 | | Table 8-5. Defined Register Groups | 162 | | Table 8-6. Lane Margining at the Receiver Sequences | | | Table 11-1. DisplayPort AUX Signals | 181 | # 1 Preface ## 1.1 Scope of this Revision The PCI Express, SATA, USB, DisplayPort, and USB4 PHY Interface Specification has definitions of all functional blocks and signals. This revision includes support for PCI Express implementations conforming to the PCI Express Base Specification, Revision 5.0, SATA implementations conforming to the SATA specification, revision 3.0, USB implementations conforming to the Universal Serial Bus Specification, Revision 3.1, DisplayPort implementations conforming to the DisplayPort 2.0 Specification, and USB4 implementations conforming to the USB4 Base Specification. PIPE definitions for PCI Express Base Specification, Revision 6.0 is preliminary and based upon version 0.5 of the base specification; these definitions are subject to change if required to be compliant to future releases of the PCI Express Base Specification, Revision 6.0. # 1.2 Revision History | Revision<br>Number | Date | Description | |--------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0.1 | 7/31/02 | Initial Draft | | 0.5 | 8/16/02 | Draft for industry review | | 0.6 | 10/4/02 | Provides operational detail | | 0.7 | 11/4/02 | Includes timing diagrams | | 0.8 | 11/22/02 | More operational detail. Receiver detection sequence changed. | | 0.9 | 12/16/02 | Minor updates. Solid enough for implementations to be finalized. | | 0.95 | 4/25/03 | Updates to reflect 1.0a Base Spec. Added multilane suggestions. | | 1.00 | 6/19/03 | Stable revision for implementation. | | 1.70 | 11/6/05 | First pass at Gen. 2 PIPE | | 1.81 | 12/4/2005 | Fixed up areas based on feedback. | | 1.86 | 2/27/2006 | Fixed up more areas based on feedback. Added a section on how to handle CLKREQ#. | | 1.87 | 9/28/2006 | Removed references to Compliance Rate determination. Added sections for TX Margining and Selectable De-emphasis. Fixed up areas (6.4) based on feedback. | | 1.90 | 3/24/2007 | Minor updates, mostly editorial. | | 2.00 | 7/21/2007 | Minor updates, stable revision for implementation. | | 2.7 | 12/31/200<br>7 | Initial draft of updates to support the USB specification, revision 3.0. | | 2.71 | 1/21/2008 | Updates for SKP handling and USB SuperSpeed PHY power management. | | 2.75 | 2/8/08 | Additional updates for SKP handling. | | 2.90 | 8/11/08 | Added 32 bit data interface support for USB SuperSpeed mode, support for USB SuperSpeed mode receiver equalization training, and support for USB SuperSpeed mode compliance patterns that are not 8b/10b encoded. Solid enough for implementation architectures to be finalized. | | 3.0 | 3/11/09 | Final update | | 4.0 | 4/5/11 | Draft 1 update adding SATA. | | 4.0 | 4/13/11 | Draft 3 update adding PCI Express 3.0 rev .9. | | 4.0 | 9/1/11 | Draft 6 update adding updates based on PCI Express 3.0 rev .9 feedback. | | 4.1 | 12/7/11 | Initial draft with per lane clocking option | |-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4.1 | 12/12/11 | Draft 2. Updates for initial review feedback and addition of several example timing diagrams for PCI Express 3.0 related signals. | | 4.1 | 5/21/12 | Updated for Draft 2 feedback from various reviewers. | | 4.2 | 7/1/13 | Added support for USB 3.1 – preliminary review release based on USB 3.1 specification revision .9 | | 4.3 | 1/31/14 | Added support for PTM (preliminary for review), L1 Substates (preliminary for review), and PCI Express 4.0 (preliminary rev .3). | | 4.4 | 11/28/16 | Added support for PCIe RX margining and elastic buffer depth control over a message bus interface. Support for PCIe Nominal Empty elastic buffer mode. Gen4 updates: LocalLF/FS, LF/FS, Rate, PCLK rates. SRIS support. RXStandby for USB. L1 substate clarifications. General cleanup. | | 4.4.1 | 1/12/17 | Removed "PCLK as an input" requirement for message bus. Added wording to allow PHY to choose whether to support L1 substate management via PowerDown[3:0] exclusively or via RxEIDetectDisable and TxCommonModeDisable. | | 5.0 | 11/2/17 | Clarified that margin NAK is only required for unsupported voltage margin offset requests that are within PHY advertised range. Added support for 64-bit data width for PCIe SerDes only. Mapped all eligible legacy PIPE signals into message bus registers. Added support for a SerDes architecture. Added requirements for support of low pin count vs legacy PIPE interface and SerDes vs original PIPE architecture. Added support for Converged IO and DisplayPort. Recommendation that USB Nominal Empty Operation should use RxDataValid. Added EB Error recovery mechanism controlled via a register bit. Added RefClkRequired signal to indicate when the reference clock can be safely removed. Reformatted signal tables into separate input and output tables and added a new column indicating relevant protocols. General cleanup and clarifications. | | 5.1 | 3/14/18 | PCIe 5.0 formal rate definitions. General typo corrections and clarifications. Added back in external signals table that was inadvertently dropped in the 5.0 rev. ElasticBufferLocationUpdateFrequency moved to the PHY address space with min/max values to be specified in PHY datasheet. Clarified that RefClkRequired# is optional for the PHY. Updated TxDataValid description to reference usage in original PIPE architecture for USB due to block encoding. Clarified that PHYs must specify their own timing requirements for RxStandby. Added PHY parameters to specify whether PclkChangeOk/PclkChangeAck handshake is required for rate+width changes and for all rate changes. Clarified states for L1 substates in the PowerDown description and RxEIDetectDisable description. Allow receiver detection in P2 for PCIe. Add USB clarification for timing around LFPS, RxElecIdle and exit from P1 to P0. Added table of USB PowerDown state characteristics. Updated RxStatus description to reflect that '111b value indicates corrected SKP for USB. PclkChangeOk/PclkChangeAck handshake is required for all rate changes (not just those impacting PCLK). Add clarification on priority of LFPS transmission vs SuperSpeed data for USB. RxEIDetectDisable can be used to disable LFPS circuit for power savings. Moved GetLocalPresetCoefficients from bit 5 to bit 7 of the PHY TX Control5 register to allow growth of the LocalPresetIndex field. Deprecate TxElecIdle+TxCompliance method of turning off a lane. Updated PHY parameters table for USB 3.2 for Tx EQ. Disallow LFPS transmission in P2 and P3 for USB. Added eDP rates. Moved TX Control9 register contents to RX Control4 register. Moved RX Status0-3 register contents to TX Status3-6 registers. Updated LocalPresetIndex valid range for LocalG5LF register field. Updated various entries in "Lane Margining at Receiver Sequences" table. Added PHY parameter AsynchReceiverDetectSupport to advertise whether the PHY support asynchronous receiver detection in PCIe P2 state. Updated message bus rules, including restric | | 5.1.1 | 7/5/18 | posted writes and defined register groups. Add PHY parameter to advertise the time to transition to a valid Electrical Idle after sending EIOS. Updated Converged IO interface to 40-bits. Added rate/width table for Converged IO. Add PHY parameters for datapath and control path support options. Disallow LFPS signaling in P2&P3 for USB. RXTermination assertion during Reset for USB is changed to be implementation specific. Added sample clocking topologies compatible with PIPE. Removed RX Status0-3; the contents were moved to TX Status3-6 in previous review of the spec but the old registers were inadvertently left in the spec. Added support for short reach for MCP applications (new signal | |-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5.2 | 2/8/19 | ShortChannelPowerControl[1:0] and new PHY parameter ShortChannelPowerControlSettings). 10, 13.5, 20Ghz frequencies added for Displayport 2.0. Added PCIe support for RxEqTraining, with new RxEqTrainDone acknowledgment and new PHY parameter PCIeRxEqTrainRequirement. Added support for PHY or controller initiated Rx recalibration with PhyIORecalRequest, IORecal, and IORecalDone register fields and PHY parameter PhyRecalRequirement. Added clarification to section 8.20 to specify for TxElecIdle[3:0] bits map into the table. Added clarification that the DisplayPort AUX signals are implemented on a per connector basis. Clarification that RxValid is synchronous to RxCLK in SerDes mode. Added email contact information for submitting feedback (pipespecification@intel.com). | | 5.2.1 | 2/14/20 | Fixed typo in ShortChannelPowerControlSettingsSupported parameter's PowerControlSetting2 suggested description to reference $<=10$ dB channel (rather than $<=5$ dB channel). Clarification that Table 3-1 is only a sample list of possible width and PCLK rate combinations (and added 4 symbol wide options at 1Ghz for 8GT/s and 16GT/s) | | 6.0 | 6/22/20 | Updated Converged IO nomenclature to USB4. Removed USB4 from RxPolarity's applicable protocols as RxPolarity is not applicable to SerDes. Added clarification to RxValid definition for SerDes mode what different values indicate. Update to operational rules in section 8.26.1 to indicate that LocalFS and LocalLF are updated before PhyStatus deassertion. Clarified valid TxElecIdle[3:0] transition sequences in section 8.20. Clarifications for configurable pairs definition, especially around Tx+Tx and Rx+Rx combinations. Updated Figure 3-2 and Figure 3-3 to show second configurable pair for DisplayPort. Added RxData2 and TxData2 signal definitions for use in Rx+Rx and Tx+Tx diff pair combinations. Added Thunderbolt 3 signaling rate options of 10.3125 and 20.625 GT/s. Clarify that the actual Max PCLK rate is advertised in the PHY datasheet. Updated following signals to apply to USB4: RxTermination, RxEIDetectDisable, Width, RxWidth, RxValid. Updated following signals to apply to DisplayPort RX: RxTermination, RxWidth. Width updated to apply to DisplayPort TX. Support for PCI Express rev 6.0 (preliminary ver 0.5): updated and new register fields for 4 8-bit coefficients for TxDeemph and LocalTxPresetCoefficients (assume 11 presets for now), 8-bit FS/LF values, ability to specify one of 3 eyes for timing margining, Serdes required and Original PIPE not allowed for Gen6. Added a rate override option to the Rate encoding for DisplayPort. Figure 8-9 was corrupted in previous version – fixed this. Added support for deep power management with optional asynchronous handshake signals DeepPMReq# and DeepPMAck# and optional Restore# signal for managing PHY context restoration after power rail restoration. Updated wording to be consistent that TxDataValid must be asserted when operating in modes that do not require. Any changes to PowerDown or RxStandby must cause IORecal, RxEqEval, or RxEqTraining operations to abort. RXTermination is required for PCIe. RefClkRequired# can deassert during P1. Added RxCLK2. Correct typos in regis | | PHY Interface for PCI Express, SATA, USB 3.1, DisplayPort, and USB4, ver 6 | 0. | |----------------------------------------------------------------------------|----| |----------------------------------------------------------------------------|----| # 2 Introduction The PHY Interface for the PCI Express, SATA, USB<sup>1</sup>, DisplayPort and USB4 Architectures (PIPE) is intended to enable the development of functionally equivalent PCI Express, SATA, USB, DisplayPort, and USB4 PHY's. Such PHY's can be delivered as discrete IC's or as macrocells for inclusion in ASIC designs. The specification defines a set of PHY functions which must be incorporated in a PIPE compliant PHY, and it defines a standard interface between such a PHY and a Media Access Layer (MAC) & Link Layer ASIC. It is not the intent of this specification to define the internal architecture or design of a compliant PHY chip or macrocell. The PIPE specification is defined to allow various approaches to be used. Where possible the PIPE specification references the PCI Express base specification, SATA 3.0 Specification, USB 3.1 Specification, DisplayPort 1.4 specification or USB4 1.0 specification rather than repeating its content. In case of conflicts, the PCI-Express Base Specification, SATA 3.0 specification, USB 3.1 Specification, DisplayPort 1.3 specification, and Converge IO 1.0 specification shall supersede the PIPE spec. This spec provides some information about how the MAC could use the PIPE interface for various LTSSM states, Link states and other protocols. This information should be viewed as 'guidelines for' or as 'one way to implement' base specification requirements. MAC implementations are free to do things in other ways as long as they meet the corresponding specification requirements. One of the intents of the PIPE specification is to accelerate PCI Express device, SATA device, USB device, and USB4 device development. This document defines an interface to which ASIC and endpoint device vendors can develop. Peripheral and IP vendors will be able to develop and validate their designs, insulated from the high-speed and analog circuitry issues associated with the PCI Express, SATA, USB, DisplayPort, or USB4 PHY interfaces, thus minimizing the time and risk of their development cycles. The PIPE specification defines two clocking options for the interface. In the first alternative the PHY provides a clock (PCLK) that clocks the PIPE interface as an output. In the second alternative PCLK is provided to each lane of the PHY as an input. The alternative, where PCLK is provided to each lane of the PHY, was added in the 4.1 revision of the PIPE specification. It allows the controller or logic external to the PHY to more easily adjust timing of the PIPE interface to meet timing requirements for silicon implementations. A PHY is only required to support one of the timing alternatives. The two clocking options shall be referenced as "PCLK as PHY Output" and "PCLK as PHY Input" respectively. DisplayPort only supports the "PCLK as PHY Input" clocking option. Note: "PCLK as PHY Output" mode is not supported for PCIe 5.0 and beyond, USB4, or Displayport. Figure 2-1: Partitioning PHY Layer for PCI Express shows the partitioning described in this spec for the PCI Express Base Specification. Figure 2-2 shows the partitioning described in this spec for the USB 3.1 Specification. Figure 2-3 shows the partitioning described in this spec for the USB4 1.0 Specification. \_ <sup>&</sup>lt;sup>1</sup> USB refers to USB3; USB4 is referenced explicitly. Figure 2-1: Partitioning PHY Layer for PCI Express Figure 2-2 Partitioning PHY Layer for USB Figure 2-3. Partitioning PHY Layer for USB4 # 2.1 PCI Express PHY Layer The PCI Express PHY Layer handles the low level PCI Express protocol and signaling. This includes features such as analog buffers, receiver detection, data serialization and de-serialization, 8b/10b encoding/decoding (Original PIPE), 128b/130b encoding/decoding (8 GT/s, 16 GT/s, 32 GT/s) (Original PIPE), and elastic buffers (Original PIPE). The primary focus of this block is to shift the clock domain of the data from the PCI Express rate to one that is compatible with the general logic in the ASIC. Some key features of the PCI Express PHY are: - Standard PHY interface enables multiple IP sources for PCI Express Logical Layer and provides a target interface for PCI Express PHY vendors. - Supports 2.5GT/s only or 2.5GT/s and 5.0 GT/s, or 2.5 GT/s, 5.0 GT/s, and 8.0 GT/s, or 2.5 GT/s, 5.0 GT/s, 8.0 GT/s, and 16 GT/s, or 2.5 GT/s, 5.0 GT/s, 8.0 GT/s and 16 GT/s and 32 GT/s, or 2.5 GT/s, 5.0 GT/s, 8.0 GT/s, 16 GT/s, 32 GT/s, and 64 GT/s serial data transmission rate - Utilizes 8-bit, 16-bit or 32-bit parallel interface to transmit and receive PCI Express data. Additionally, supports 64-bit interface in SerDes architecture only. - Allows integration of high speed components into a single functional block as seen by the endpoint device designer - Data and clock recovery from serial stream on the PCI Express bus - Holding registers to stage transmit and receive data - Supports direct disparity control for use in transmitting compliance pattern(s) - 8b/10b encode/decode and error indication (Original PIPE) - 128b/130b encode/decode and error indication (Original PIPE) - Receiver detection - Beacon transmission and reception - Selectable Tx Margining, Tx De-emphasis and signal swing values - Lane Margining at the Receiver - Polarity (Original PIPE) - Electrical Idle Entry/Exit Detection (Squelch) # 2.2 USB PHY Layer The USB PHY Layer handles the low level USB protocol and signaling. This includes features such as analog buffers, receiver detection, data serialization and de-serialization, 8b/10b encoding/decoding, 128b/132b encoding/decoding (10 GT/s), and elastic buffers. The primary focus of this block is to shift the clock domain of the data from the USB rate to one that is compatible with the general logic in the ASIC. Some key features of the USB PHY are: - Standard PHY interface enables multiple IP sources for USB Link Layer and provides a target interface for USB PHY vendors. - Supports 5.0 GT/s and/or 10 GT/s serial data transmission rate - Utilizes 8-bit, 16-bit or 32-bit parallel interface to transmit and receive USB data - Allows integration of high speed components into a single functional block as seen by the device designer - Data and clock recovery from serial stream on the USB bus - Holding registers to stage transmit and receive data - 8b/10b encode/decode and error indication - 128b/132b encode/decode and error indication - Receiver detection - Low Frequency Periodic Signaling (LFPS) #### 2.3 USB4 PHY Layer The USB4 PHY Layer handles the low level USB4 protocol and signaling. This includes features such as data serialization and de-serialization, analog buffers, and receiver detection. Some key features of the USB4 PHY: - Standard PHY interface enables multiple IP sources for USB4 Link Layer and provides a target interface for USB4 PHY vendors. - Supports 10 GT/s and/or 20 GT/s serial data transmission rate - Implements a 40-bit parallel interface to transmit and receive USB4 data - Data and clock recovery from serial stream on the USB4 bus - Holding registers to stage transmit and receive data - Low Frequency Periodic Signaling (LFPS) #### 2.4 SATA PHY Layer The SATA PHY Layer handles the low level SATA protocol and signaling. This includes features such as analog buffers, data serialization and deserialization, 8b/10b encoding/decoding, and elastic buffers. The primary focus of this block is to shift the clock domain of the data from the SATA rate to one that is compatible with the general logic in the ASIC. Some key features of the SATA PHY are: - Standard PHY interface enables multiple IP sources for SATA controllers and provides a target interface for SATA PHY vendors. - Supports 1.5 GT/s only or 1.5 GT/s and 3.0 GT/s, or 1.5 GT/s, 3.0 GT/s and 6.0 GT/s serial data transmission rate - Utilizes 8-bit, 16-bit, or 32-bit parallel interface to transmit and receive SATA data - Allows integration of high speed components into a single functional block as seen by the device designer - Data and clock recovery from serial stream on the SATA bus - Holding registers to stage transmit and receive data - 8b/10b encode/decode and error indication - COMINIT and COMRESET transmission and reception # 2.5 DisplayPort PHY Layer The DisplayPort PHY Layer handles the low level DisplayPort protocol and signaling. This includes features such as data serialization and de-serialization and analog buffers. Some key features of the DisplayPort PHY include the following: - Standard PHY interface enables multiple IP sources for DisplayPort Link Layer and provides a target interface for DisplayPort PHY vendors - Supports 1.62 Gbps, 2.16 Gbps (eDP), 2.43Gbps (eDP), 2.7Gbps, 3.24 Gbps (eDP), 4.32 Gbps (eDP), 5.4 Gbps, 8.1 Gbps, 10 Gbps, 13.5 Gbps, 20 Gbps serial data transmission rates - Utilizes 10-bit, 20-bit, or 40-bit parallel interface to transmit and receive DisplayPort data - Data and clock recovery from serial stream on the DisplayPort bus - Holding registers to stage transmit and receive data #### 2.6 Low Pin Count Interface and SerDes Architecture To address the issue of increasing signal count, the message bus interface was introduced in PIPE 4.4 and utilized for PCIe lane margining at the receiver and elastic buffer depth control. In PIPE 5.0, all legacy PIPE signals without critical timing requirements were mapped into message bus registers so that their associated functionality could be accessed via the message bus interface instead of implementing dedicated signals. Any new features added in PIPE 4.4 and onwards are available only via message bus accesses unless they have critical timing requirements that need dedicated signals. To facilitate the design of general purpose PHYs delivered as hard IPs and to provide the MAC with more freedom to do latency optimizations, a SerDes architecture was defined in PIPE 5.0. This architecture simplifies the PHY and shifts much of the protocol specific logic into the MAC. To maximize interoperability between MAC and PHY IPs, PHY designs must adhere to the requirements stated in Table 2-1 for support of the legacy pin interface versus the low pin count interface and for support of the original PIPE architecture versus the SerDes architecture. For PCIe, PCIe6.0 in the table heading refers to a PHY that is configured as PCIe 6.0 capable; the selection is done statically based on capability and does not change with a rate change. The legacy pin interface refers to a pin interface that utilizes all the applicable dedicated signals as well as the message bus interface for features not supported through dedicated signals. The low pin count interface refers to a pin interface that utilizes the message bus interface for all features supported through the message bus, using dedicated signals only for features not supported through the message bus. The legacy pin interface dedicated signals are defined in PIPE 4.4.1 and earlier and have been deprecated in PIPE 5.0. The original PIPE architecture is represented in Figure 4-4, Figure 4-5, Figure 4-6 and Figure 4-7. The SerDes Architecture is represented in Figure 4-8 and Figure 4-9. The legacy pin interface and the low pin count interface are not simultaneously operational, with the exception of PCIe 4.0 lane margining at the receiver being controlled via the low pin count interface while other operations are managed over the legacy interface. A PHY must be statically configured to utilize either the low pin count interface or the legacy pin interface, e.g. no dynamic switching between the interfaces based on operational rate is permitted. Finally, a SerDes architecture datapath must always utilize the low pin count interface; using the legacy pin interface with SerDes architecture is considered illegal. Table 2-1. PHY Requirements for Legacy Pin Interface vs Low Pin Count Interface and Original PIPE vs SerDes Architecture Support | | USB4/<br>DisplayPort | USB 3.2 and<br>Less | PCIe 5.0 | PCIe 6.0 | PCIe 4.0<br>and Less | SATA | |--------------------------------------|----------------------|---------------------------------|---------------------------|-------------|-------------------------------------------------------------------------------------|------------------------------| | Legacy Pin<br>Interface | Not allowed | Required (see<br>version 4.4.1) | Not<br>Allowed | Not Allowed | Required (see version 4.4.1) | Required(se e version 4.4.1) | | Low Pin<br>Count<br>Interface | Required | Optional | Required | Required | Required for<br>Gen4 RX<br>margining<br>only,<br>optional for<br>everything<br>else | Optional | | Original<br>PIPE<br>Architectur<br>e | Not allowed | Required | Recommend ed <sup>1</sup> | Not Allowed | Required | Required | | SerDes<br>Architectur<br>e | Required | Optional | Required | Required | Optional | Optional | To provide interoperability with PCIe and USB MACs that choose not to migrate to the SerDes architecture, PHYs are encouraged to provide support for original PIPE via a method where the associated logic can be easily optimized out. With this, designs that do not require a PHY that supports original PIPE are not burdened with any unneeded logic. # 2.7 Support for Short Reach (SR) Applications The PIPE specification supports short channel (a.k.a. Short Reach or SR) applications, e.g. for multi-chip package solutions. For such applications, the operating power can be reduced significantly by optimizing certain operational and environmental parameters for short channels. For example, the operating power for PCIe can potentially be reduced by up to roughly 50% compared to traditional PCIe applications. While specifying environmental parameters is outside the scope of the PIPE specification, PHY vendors are encouraged to advertise any such environmental knobs that can be changed in short channel applications to reduce power, e.g. reducing the PHY supply voltage. This specification provides hooks for tuning specific operational parameters for reduced power. These operational knobs are PHY vendor dependent and may include channel loss, receiver equalization activity (including DFE and CTLE), TX swing, and clock recovery strategy. PHY vendors that want to support power optimized short reach applications should identify a useful set of operating points for the above knobs that it advertises in its datasheet (via the ShortChannelPowerControlSettingsSupported parameter) that the customer can then select from using the PIPE control interface (via the ShortChannelPowerControl[1:0] signals). In addition to the above mentioned potential power savings, MCP applications provide the opportunity for cost savings and additional operational optimization; specifically, it is strongly recommended that DC coupling is used, thus saving on capacitor insertion cost. As part of DC coupling support, the controller should bypass explicit receiver detection. For PCIe, the receiver detection operation in the PCIe LTSSM state Detect.Quiet should be bypassed and the LTSSM should automatically proceed to Polling. If the LTSSM transitions back to Detect from Polling due to timeout, it is recommended that a subsequent transition to Polling should occur either upon an Electrical Idle exit detection or after a 30-100ms timeout. Further optimization based on DC coupling can be implemented to reduce power state (e.g. L1.2) exit latencies. # 2.8 Configurable Pairs Support for configurable Rx/Tx differential pairs was added in version 5.0 of the PIPE specification. This configurability was primarily added to support Type-C alternate mode protocols such as DisplayPort and USB4; however other applications are possible. Up to two differential pairs are assumed to be operational at any given time. Supported lane combinations are one Rx pair and one Tx pair, two Tx pairs, or two Rx pairs; each combination shares a single set of PIPE per-lane signals. Please refer to section 7 for more information. ## 3 PHY/MAC Interface Figure 3-1 shows the data and logical command/status signals between the PHY and the MAC layer for one Rx pair and one Tx pair combination. Figure 3-2 and Figure 3-3 shows the data and command/status signals between the PHY and the MAC layer for DisplayPort DPTX and DPRX, respectively. Full support of PCI Express mode, USB mode, Sata mode, DisplayPort mode, and USB4 mode at all rates require different numbers of control and status signals to be implemented. Refer to Section 6.1 for details on which specific signals are required for each operating mode. # Figure 3-1. PHY/MAC Interface Figure 3-2. DPTX PHY/MAC Interface Figure 3-3. DPRX PHY/MAC Interface This specification allows several different PHY/MAC interface configurations to support various signaling rates. For PIPE implementations that support only the 2.5 GT/s signaling rate in PCI Express mode implementers can choose to have 16 bit data paths with PCLK running at 125 MHz, or 8 bit data paths with PCLK running at 250 MHz. PIPE implementations that support 5.0 GT/s signaling and 2.5 GT/s signaling in PCI Express mode, and therefore are able to switch between 2.5 GT/s and 5.0 GT/s signaling rates, can be implemented in several ways. An implementation may choose to have PCLK fixed at 250 MHz and use 8-bit data paths when operating at 2.5 GT/s signaling rate, and 16-bit data paths when operating at 5.0 GT/s signaling rate. Another implementation choice is to use a fixed data path width and change PCLK frequency to adjust the signaling rate. In this case, an implementation with 8-bit data paths would provide PCLK at 250 MHz for 2.5 GT/s signaling and provide PCLK at 500 MHz for 5.0 GT/s signaling. Similarly, an implementation with 16-bit data paths would provide PCLK at 125 MHz for 2.5 GT/s signaling and 250 MHz for 5.0 GT/s signaling. The sample list of possibilities is shown in Table 3-1. For PIPE implementations that support 5.0 GT/s USB mode and/or 10 GT/s USB mode implementers can choose from options shown in Table 3-3. A PIPE compliant MAC or PHY is only required to support one option for each USB transfer speed that it supports. For SATA PIPE implementations that support only the 1.5 GT/s signaling rate implementers can choose to have 16 bit data paths with PCLK running at 75 MHz, or 8 bit data paths with PCLK running at 150, 300 or 600 MHz. The 300 and 600 Mhz options requires the use of TxDataValid and RxDataValid signals to toggle the use of data on the data bus. SATA PIPE implementations that support 1.5 GT/s signaling and 3.0 GT/s signaling in SATA mode, and therefore are able to switch between 1.5 GT/s and 3.0 GT/s signaling rates, can be implemented in several ways. An implementation may choose to have PCLK fixed at 150 MHz and use 8-bit data paths when operating at 1.5 GT/s signaling rate, and 16-bit data paths when operating at 3.0 GT/s signaling rate. Another implementation choice is to use a fixed data path width and change PCLK frequency to adjust the signaling rate. In this case, an implementation with 8-bit data paths could provide PCLK at 150 MHz for 1.5 GT/s signaling and provide PCLK at 300 MHz for 3.0 GT/s signaling. Similarly, an implementation with 16-bit data paths would provide PCLK at 75 MHz for 1.5 GT/s signaling and 150 MHz for 3.0 mode are shown GT/s signaling. A sample list of possible widths and PCLK rates for SATA is shown in Table 3-4. A PIPE compliant MAC or PHY is only required to support one option for each SATA transfer speed that it supports. A sample list of possible data width and PCLK rate combinations for PCI Express mode is shown in Table 3-1; other combinations are possible as long as they conform to the PIPE definitions and the combination of PCLK rate, data width, and TxDataValid/RxDataValid strobes match the bandwidth across the serial link. A PIPE compliant MAC or PHY is only required to support one option for each PCI Express transfer speed that it supports. Note that PHYs that support greater than x4 link widths must provide an option for 32-bit or less data width. Table 3-1. PCI Express Mode - Possible PCLK rates and data widths | Mode | PCLK | Original PIPE Data Width (SerDes Data Width²) | TxDataValid and RxDataValid<br>Strobe Rate | |----------|-------------|-----------------------------------------------|--------------------------------------------| | 2.5 GT/s | s 4000 Mhz | 8 bits (10 bits) | 1 in 16 PCLKs | | 2.5 GT/s | s 2000 Mhz | 8 bits (10 bits) | 1 in 8 PCLKs | | 2.5 GT/s | s 1000 Mhz | 8 bits (10 bits) | 1 in 4 PCLKs | | 2.5 GT/s | s 500 Mhz | 8 bits (10 bits) | 1 in 2 PCLKs | | 2.5 GT/s | s 250 Mhz | 8 bits (10 bits) | N/A | | 2.5 GT/s | s 250 Mhz | 16 bits (20 bits) | 1 in 2 PCLKs | | 2.5 GT/s | s 500 Mhz | 16 bits (20 bits) | 1 in 4 PCLKs | | 2.5 GT/s | s 125 Mhz | 16 bits (20 bits) | N/A | | 2.5 GT/s | s 250 Mhz | 32 bits (40 bits) | 1 in 4 PCLKs | | 2.5 GT/s | s 62.5 Mhz | 32 bits (40 bits) | N/A | | 2.5 GT/s | 62.5 Mhz | N/A (80 bits) | 1 in 2 PCLKs | | 2.5 GT/s | s 31.25 Mhz | N/A (80 bits) | N/A | | 5.0 GT/s | s 4000 Mhz | 8 bits (10 bits) | 1 in 8 PCLKs | | 5.0 GT/s | s 2000 Mhz | 8 bits (10 bits) | 1 in 4 PCLKs | | 5.0 GT/s | s 1000 Mhz | 8 bits (10 bits) | 1 in 2 PCLKs | | 5.0 GT/s | s 500 Mhz | 8 bits (10 bits) | N/A | | 5.0 GT/s | s 500 Mhz | 16 bits (20 bits) | 1 in 2 PCLKs | | 5.0 GT/s | s 250 Mhz | 16 bits (20 bits) | N/A | $<sup>^2</sup>$ For block encoded modes, not all 10, 20, 40, or 80 bits are used. See TxData and RxData signal descriptions for details. ©2007-2020 Intel Corporation – All rights reserved | 5.0 GT/s | 250 Mhz | 32 bits (40 bits) | 1 in 2 PCLKs | |--------------|----------|-------------------|--------------| | 5.0 GT/s | 125 Mhz | 32 bits (40 bits) | N/A | | 5.0 GT/s | 125 Mhz | N/A (80 bits) | 1 in 2 PCLKs | | 5.0 GT/s | 62.5 Mhz | N/A (80 bits) | N/A | | 8.0 GT/s | 4000 Mhz | 8 bits (10 bits) | 1 in 4 PCLKs | | 8.0 GT/s | 2000 Mhz | 8 bits (10 bits) | 1 in 2 PCLKs | | 8.0 GT/s | 1000 Mhz | 8 bits (10 bits) | N/A | | 8.0 GT/s | 1000 Mhz | 16 bits (20 bits) | 1 in 2 PCLKs | | 8.0 GT/s | 1000 Mhz | 32 bits (40 bits) | 1 in 4 PCLKs | | 8.0 GT/s | 500 Mhz | 16 bits (20 bits) | N/A | | 8.0 GT/s | 500 Mhz | 32 bits (40 bits) | 1 in 2 PCLKs | | 8.0 GT/s | 250 Mhz | 32 bits (40 bits) | N/A | | 8.0 GT/s | 250 Mhz | N/A (80 bits) | 1 in 2 PCLKs | | 8.0 GT/s | 125 Mhz | N/A (80 bits) | N/A | | 16.0<br>GT/s | 4000 | 8 bits (10 bits) | 1 in 2 PCLKs | | 16.0<br>GT/s | 2000 Mhz | 8 bits (10 bits) | N/A | | 16.0<br>GT/s | 1000 Mhz | 16 bits (20 bits) | N/A | | 16.0<br>GT/s | 1000 Mhz | 32 bits (40 bits) | 1 in 2 PCLKs | | | 500 Mhz | 32 bits (40 bits) | N/A | | 16.0<br>GT/s | 250 Mhz | N/A (80 bits) | N/A | | | 4000 Mhz | 8 bits (10 bits) | N/A | | 32 GT/s | 2000 Mhz | 16 bits (20 bits) | N/A | | 32 GT/s | 1000 Mhz | 32 bits (40 bits) | N/A | | 32 GT/s | 500 Mhz | N/A (80 bits) | N/A | | 64 GT/s | 4000 Mhz | N/A (20 bits) | N/A | | 64 GT/s | 2000 Mhz | N/A (40 bits) | N/A | | 64 GT/s 1000 Mhz N/A (80 bits) | N/A | | |--------------------------------|-----|--| |--------------------------------|-----|--| Table 3-2. PCI Express Mode (SerDes only) -- Possible RxCLK Rates and Data Widths | Mode | RxCLK | Data Width | |-----------|-----------|------------| | 2.5 GT/s | 250 Mhz | 10 bits | | 2.5 GT/s | 125 Mhz | 20 bits | | 2.5 GT/s | 62.5 Mhz | 40 bits | | 2.5 GT/s | 31.25 Mhz | 80 bits | | 5.0 GT/s | 500 Mhz | 10 bits | | 5.0 GT/s | 250 Mhz | 20 bits | | 5.0 GT/s | 125 Mhz | 40 bits | | 5.0 GT/s | 62.5 Mhz | 80 bits | | 8.0 GT/s | 1000 Mhz | 10 bits | | 8.0 GT/s | 500 Mhz | 20 bits | | 8.0 GT/s | 250 Mhz | 40 bits | | 8.0 GT/s | 125 Mhz | 80 bits | | 16.0 GT/s | 2000 Mhz | 10 bits | | 16.0 GT/s | 1000 Mhz | 20 bits | | 16.0 GT/s | 500 Mhz | 40 bits | | 16.0 GT/s | 250 Mhz | 80 bits | | 32 GT/s | 4000 Mhz | 10 bits | | 32 GT/s | 2000 Mhz | 20 bits | | 32 GT/s | 1000 Mhz | 40 bits | | 32 GT/s | 500 Mhz | 80 bits | | 64 GT/s | 4000 Mhz | 20 bits | | 64 GT/s | 2000 Mhz | 40 bits | | 64 GT/s | 1000 Mhz | 80 bits | | |---------|----------|---------|--| | | | | | Table 3-3. USB Mode – Possible PCLK or RxClk rates and data widths | Mode | PCLK or | Original PIPE Data Width | |---------------|-----------|--------------------------| | | RxClk | (SerDes Data Width) | | 5.0 GT/s USB | 125 Mhz | 32 bits (40 bits) | | 5.0 GT/s USB | 250 Mhz | 16 bits (20 bits) | | 5.0 GT/s USB | 500 Mhz | 8 bits (10 bits) | | 10.0 GT/s USB | 312.5 Mhz | 32 bits (40 bits) | | 10.0 GT/s USB | 625 Mhz | 16 bits (20 bits) | | 10.0 GT/s USB | 1250 Mhz | 8 bits (10 bits) | Table 3-4. SATA Mode – Possible PCLK rates and data widths | PCLK | Original PIPE Data<br>Width (SerDes Data<br>Width) | TxDataValid/RxDataValid<br>Strobe Rate | |----------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 600 Mhz | 8 bits (10 bits) | 1 in 4 PCLKs | | 300 Mhz | 8 bits (10 bits) | 1 in 2 PCLKs | | 150 Mhz | 8 bits (10 bits) | N/A | | 75 Mhz | 16 bits (20 bits) | N/A | | 37.5 Mhz | 32 bits (40 bits) | N/A | | 300 Mhz | 8 bits (10 bits) | N/A | | 150 Mhz | 16 bits (20 bits) | N/A | | 75 Mhz | 32 bits (40 bits) | N/A | | 600 Mhz | 8 bits (10 bits) | 1 in 2 PCLKs | | 600 Mhz | 8 bits (10 bits) | N/A | | 300 Mhz | 16 bits (20 bits) | N/A | | 150 Mhz | 32 bits (40 bits) | N/A | | | 600 Mhz 300 Mhz 150 Mhz 75 Mhz 37.5 Mhz 300 Mhz 150 Mhz 600 Mhz 600 Mhz 300 Mhz | Width (SerDes Data Width) 600 Mhz 8 bits (10 bits) 300 Mhz 8 bits (10 bits) 150 Mhz 8 bits (10 bits) 75 Mhz 16 bits (20 bits) 37.5 Mhz 32 bits (40 bits) 300 Mhz 8 bits (10 bits) 150 Mhz 16 bits (20 bits) 75 Mhz 32 bits (40 bits) 600 Mhz 8 bits (10 bits) 600 Mhz 8 bits (10 bits) 300 Mhz 16 bits (20 bits) | Note: In SATA Mode if the PHY elasticity buffer is operating in nominal empty mode – then RxDataValid may also be used when the EB is empty and no data is available. Table 3-5. SATA Mode (SerDes only) – Possible RxCLK Rates and Data Widths | Mode | RxCLK | Data Width | | |------|-------|------------|--| | | | | | | 1.5 GT/s SATA | 150 Mhz | 10 bits | |---------------|----------|---------| | 1.5 GT/s SATA | 75 Mhz | 20 bits | | 1.5 GT/s SATA | 37.5 Mhz | 40 bits | | 3.0 GT/s SATA | 300 Mhz | 10 bits | | 3.0 GT/s SATA | 150 Mhz | 20 bits | | 3.0 GT/s SATA | 75 Mhz | 40 bits | | 6.0 GT/s SATA | 600 Mhz | 10 bits | | 6.0 GT/s SATA | 300 Mhz | 20 bits | | 6.0 GT/s SATA | 150 Mhz | 40 bits | Table 3-6 shows possible PCLK and data width options for DisplayPort implementations. Table 3-6 DPTX and DPRX Mode – Possible PCLK or RxCLK Rates and Data Widths | Mode | PCLK/RxCLK | Data Width | |-----------------------------|------------|------------| | 1.62 Gbps DisplayPort | 162 Mhz | 10 bits | | | 81 Mhz | 20 bits | | | 40.5 Mhz | 40 bits | | 2.16 Gbps DisplayPort (eDP) | 216 Mhz | 10 bits | | | 108 Mhz | 20 bits | | | 54 Mhz | 40 bits | | 2.43 Gbps DisplayPort (eDP) | 243 Mhz | 10 bits | | | 121.5 Mhz | 20 bits | | | 60.75 Mhz | 40 bits | | 2.7 Gbps DisplayPort | 270 Mhz | 10 bits | | | 135 Mhz | 20 bits | | | 62.52 Mhz | 40 bits | | 3.24 Gbps DisplayPort (eDP) | 324 Mhz | 10 bits | | | 162 Mhz | 20 bits | | | 81 Mhz | 40 bits | | 4.32 Gbps DisplayPort (eDP | 432 Mhz | 10 bits | | | 216 Mhz | 20 bits | | | 108 Mhz | 40 bits | | 5.4 Gbps DisplayPort | 540 Mhz | 10 bits | | | 270 Mhz | 20 bits | | | 135 Mhz | 40 bits | | 8.1 Gbps DisplayPort | 810 Mhz | 10 bits | | | 405 Mhz | 20 bits | | | 202.5 Mhz | 40 bits | |-----------------------|-------------|----------------------| | 10 Gbps DisplayPort | 312.5 Mhz | 40 bits <sup>3</sup> | | 13.5 Gbps DisplayPort | 421.875 Mhz | 40 bits <sup>2</sup> | | 20 Gbps DisplayPort | 625 Mhz | 40 bits <sup>2</sup> | Table 3-7. USB4 Mode - Possible PCLK or RxCLK Rates and Data Widths | Mode | PCLK/RxCLK | Data Width <sup>4</sup> | |--------------------|----------------|-------------------------| | 10 GT/s USB4 | 1.25 Ghz | 10 bits | | | 625 Mhz | 20 bits | | | 312.5 Mhz | 40 bits | | 20 GT/s USB4 | 2.5 Ghz | 10 bits | | | 1.25 Ghz | 20 bits | | | 625 Mhz | 40 bits | | 10.3125 GT/s USB4 | 1.2890625 Ghz | 10 bits | | (Thunderbolt Gen2) | | | | | 644.53125 Mhz | 20 bits | | | 322.265625 Mhz | 40 bits | | 20.625 GT/s USB4 | 2.578125 Ghz | 10 bits | | (Thunderbolk Gen3) | | | | | 1.2890625 Ghz | 20 bits | | | 644.53125 Mhz | 40 bits | Note: When a MAC that implements the TxDataValid signal is using a mode that does not use TxDataValid the MAC shall keep TxDataValid asserted. When a PHY that implements RxDataValid is in a mode that does not use RxDataValid the PHY shall keep RxDataValid asserted. There may be PIPE implementations that support multiples of the above configurations. PHY implementations that support multiple configurations at the same rate must support the width and PCLK rate control signals. A PHY that supports multiple rates in PCI Express Mode or SATA Mode or USB Mode must support configurations across all supported rates that are fixed PCLK rate. A PHY that supports multiple rates in PCI Express Mode or SATA Mode must support configurations across all supported rates that are fixed data path width. <sup>&</sup>lt;sup>3</sup> 40 bit data width is for consistency with other protocols. For block encoded DisplayPort modes (i.e. 10 Gbps, 13.5 Gbps, and 20 Gbps), the controller utilizes only 8 out of every 10 bits of data. Refer to section 6.1.1 for more details. <sup>&</sup>lt;sup>4</sup> While the data widths are 10, 20, or 40 bits for consistency with other protocols, USB4 only utilizes only 8 out of every 10 bits of data since it uses block encoding. Refer to section 6.1.1 for more details. # 4 PCI Express, USB, USB4, and DisplayPort PHY Functionality Figure 4-1 shows the functional block diagram of the PHY for a Tx differential pair and Rx differential pair combination. The functional blocks shown are not intended to define the internal architecture or design of a compliant PHY but to serve as an aid for signal grouping. Functional PHY diagrams illustrating Tx+Tx and Rx+Rx combinations are provided in Figure 4-2 and Figure 4-3, respectively. Note that while these diagrams illustrate the scenario where the PLL is in the PHY, other topologies are possible where the PLL is external to the PHY as described in section 8.1.1. Figure 4-1: PHY Functional Block Diagram for Tx+Rx Usage Figure 4-2. PHY Functional Diagram for Tx+Tx Usage Case Figure 4-3. PHY Functional Diagram for Rx+Rx Usage Case Sections 4.1 and 4.2 provide descriptions of each of the blocks shown in Figure 4-1, Figure 4-2, Figure 4-3. These blocks represent high-level functionality that is required to exist in the PHY implementation. These descriptions and diagrams describe general architecture and behavioral characteristics. Different implementations are possible and acceptable. # 4.1 Original PIPE Architecture # 4.1.1 Transmitter Block Diagram (2.5 and 5.0 GT/s) Figure 4-4: Transmitter Block Diagram # 4.1.2 Transmitter Block Diagram (8.0/10/16/32 GT/s) Figure 4-5: Transmitter Block Diagram (8.0/10/16/32 GT/s) # 4.1.3 Receiver Block Diagram (2.5 and 5.0 GT/s) Figure 4-6: Receiver Block Diagram # 4.1.4 Receiver Block Diagram (8.0/10.0/16/32 GT/s) Figure 4-7: Receiver Block Diagram (8.0/10/16 GT/s) ### 4.2 SerDes Architecture With the SerDes architecture, the PHY implements minimal digital logic compared to the original PIPE architecture. Figure 4-8 shows the transmitter functionality implemented in the PHY. The data received from the MAC goes through a parallel to serial converter before being driven out on differential wires. Note that in the SerDes architecture, all loopback logic resides in the MAC. Figure 4-9 shows the receiver functionality implemented in the PHY. The data received on the input differential wires goes through a serial to parallel converter before being forwarded to the MAC along with a recovered clock, RxCLK. ### 4.2.1 SerDes Architecture: Transmitter Block Diagram Figure 4-8. SerDes Architecture: PHY Transmitter Block Diagram ### 4.2.2 SerDes Architecture: Receiver Block Diagram Figure 4-9. SerDes Architecture: PHY Receiver Block Diagram # 5 SATA PHY Functionality Figure 4-1 shows the functional block diagram of a SATA PHY. The functional blocks shown are not intended to define the internal architecture or design of a compliant PHY but to serve as an aid for signal grouping. Figure 5-1: PHY Functional Block Diagram Sections below provide descriptions of each of the blocks shown in Figure 5-1. These blocks represent high-level functionality that is required to exist in the PHY implementation. These descriptions and diagrams describe general architecture and behavioral characteristics. Different implementations are possible and acceptable. ### 5.1 Transmitter Block Diagram (1.5, 3.0, and 6.0 GT/s) Figure 5-2: Transmitter Block Diagram (1.5, 3.0, and 6.0 GT/s) #### Differential Receiver RxElecIdle 1.5, 3.0, or 6.0 Clock Recovery Circuit Bit Clock **Data Recovery** Circuit (DRC) Serial to Parallel K28.5 Detection RxValid Symbol Clock Buffer Overflow/Underflow Elastic Buffer SKP added/removed Receiver RxStatus Status Loopback path to transmitter Decode Error 8b10b Decode 150, 300 or Disparity Error RxDataK 600 MHz J x 8 L Optional 8->16, 32 **PCLK** Data X32 or X16 or x8 # 5.2 Receiver Block Diagram (1.5, 3.0 and 6.0 GT/s) Figure 5-3: Receiver Block Diagram (1.5, 3.0 and 6.0 GT/s) # 6 PIPE Interface Signal Descriptions The PHY input and output signals are described in the following tables. Note that Input/Output is defined from the perspective of a PIPE compliant PHY component. Thus a signal described as an "Output" is driven by the PHY and a signal described as an "Input" is received by the PHY. A basic description of each signal is provided. More details on their operation and timing can be found in following sections. All signals on the 'parallel' side of a PIPE implementation are synchronous with PCLK, with exceptions noted in the tables below. In SerDes architecture, RxData is synchronous with RxCLK. PHYs that only support SerDes architecture do not require the signals marked as "not used in the SerDes architecture"; however, PHYs that support both original PIPE and SerDes architecture must implement all the signals. Each signal has a column that indicates the relevant protocols; USB refers to USB3.2 and lower, while USB4 is indicated separately. Notes: For USB4 and DisplayPort, the low speed side channel is not part of the PIPE definition; however the appendix does list DisplayPort AUX signals. ## 6.1 PHY/MAC Interface Signals - Common for SerDes and Original PIPE This section describes signals that are applicable to both SerDes architecture and Original PIPE. Any deltas in usage between the two architectures are noted in the description. ### 6.1.1 Data Interface ### Table 6-1. Transmit Data Interface Input Signals | Name | Active<br>Level | Description | Relevant<br>Protocols | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------| | Original PIPE: TxData[31:0] for 32-bit interface TxData[15:0] for 16-bit interface TxData[7:0] for 8-bit interface SerDes arch: TxData[79:0] for 80-bit interface TxData[39:0] for 40-bit interface TxData[19:0] for 20-bit interface TxData[9:0] for 10-bit interface | Level<br>N/A | Parallel data input bus for Tx differential pair. For Original PIPE architecture, the TxData signal width options are 32, 16, and 8 bits. For the 16-bit interface, 16 bits represent 2 symbols of transmit data. Bits [7:0] are the first symbol to be transmitted, and bits [15:8] are the second symbol. For the 32-bit interface, 32 bits represent the 4 symbols of transmit data. Bits [23:16] are the third symbol to be transmitted, and bits [31:24] are the fourth symbol. Bit zero is the first to be transmitted. For SerDes architecture, the TxData signal width options are 80, 40, 20, and 10 bits. For the 80-bit interface, 80 bits represent 8 symbols of transmit data. Bits [49:40], bits [59:50], bits[69:60], and bits[79:70] are the fifth, sixth, seventh, and eighth symbols, respectively. For block encoded data <sup>5</sup> , only 8 bits out of each 10-bit slice are used, e.g. [7:0] represent byte0, [9:8] | Protocols PCIe, SATA, USB, DisplayPort TX, USB4 | | SerDes arch:<br>TxData2[39:0] | N/A | are reserved, [17:10] represent byte1, and [19:18] are reserved, etc. Parallel data input bus for Tx2 differential pair. | DisplayPort TX | | for 40-bit<br>interface<br>TxData2[19:0]<br>for 20-bit<br>interface<br>TxData2[9:0]<br>for 10-bit<br>interface | | For SerDes architecture, the TxData signal width options are 40, 20, and 10 bits. For the 40-bit interface, 40 bits represent 4 symbols of transmit data. Bits [9:0], bits [19:10], bits[29:20], and bits[39:30] are the represent the first, second, third, and fourth symbols, respectively. | | <sup>&</sup>lt;sup>5</sup> For PCIe operating at 8 GT/s or higher link speed, USB4, and USB 10 GT/s link speed, the data bits are utilized as per the block encoded data description detailed in the tables above. For all other modes, all the data bits are utilized. | TxDataValid | N/A | PCI Express Mode and SATA Mode and USB Mode (original PIPE only): This signal allows the MAC to instruct the PHY to ignore the data interface for one clock cycle. A value of one indicates the phy will use the data, a value of zero indicates the phy will not use the data. | PCIe, SATA,<br>USB (original<br>PIPE only) | |-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------| | | | It is required that the MAC assert TxDataValid at all times when the PHY is in a mode that does not require the signal. All PCI Express modes at 8 GT/s, 16 GT/s, 32 GT/s, and 64 GT/s and all USB modes at 10 GT/s use TxDataValid. Refer to <b>Table 3-1</b> , Table 3-2, and Table 3-3 for a list of other modes that use TxDataValid. Refer to section 8.25 for details on USB usage; this signal is not applicable to USB SerDes architecture designs. | | **Table 6-2. Transmit Data Interface Output Signals** | Name | Active<br>Level | Description | Relevant<br>Protocols | |---------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------| | Tx+,<br>Tx- | N/A | The TX differential outputs from the PHY. All transmitters shall be AC coupled to the media. See section 4.3.1.2 of the PCI Express Base Specification or section 6.2.2 of the USB 3.1 Specification. | PCIe, SATA,<br>USB, DisplayPort<br>TX, USB4 | | Tx2+,<br>Tx2- | N/A | The TX2 differential outputs from the PHY. All transmitters shall be AC coupled to the media. | DisplayPort TX | **Table 6-3. Receive Data Interface Input Signals** | Name | Active<br>Level | Description | Relevant<br>Protocols | |------------|-----------------|----------------------------------------|---------------------------------------------| | Rx+, Rx- | N/A | The RX differential inputs to the PHY. | PCIe, SATA,<br>USB, DisplayPort<br>RX, USB4 | | Rx2+, Rx2- | N/A | The RX2 differential inputs to the PHY | DisplayPort RX | **Table 6-4. Receive Data Interface Output Signals** | Name | Active<br>Level | Description | Relevant<br>Protocols | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--|--|--|--| | Original PIPE: RxData[31:0] for 32-bit interface RxData[15:0] for 16-bit interface or RxData[7:0] for 8-bit interface SerDes arch: RxData[79:0] for 80-bit interface RxData[39:0] for 40-bit interface RxData[19:0] for 20-bit interface or RxData[9:0] for 10-bit interface | N/A | Parallel data output bus for Rx diff pair. For 16-bit interface, 16 bits represents 2 symbols of receive data. Bits [7:0] are the first symbol received, and bits [15:8] are the second symbol. For the 32 bit interface, 32 bits represent the 4 symbols of receive data. Bits [23:16] are the third symbol received, and bits [31:24] are the fourth symbol received. Bit zero is the first bit received. When the PHY is in a SATA mode, the first valid data following an ALIGN primitive must appear as byte 0 in the receive data. For SerDes architecture, the RxData signal width options are 80, 40, 20, and 10 bits. For the 80-bit interface, 80 bits represent 8 symbols of receive data. Bits [49:40], bits [59:50], bits[69:60], and bits[79:70] are the fifth, sixth, seventh, and eighth symbols, respectively. For block encoded data <sup>6</sup> , only 8 bits out of each 10-bit slice are used, e.g. [7:0] represent byte0, [9:8] are reserved, [17:10] represent byte1, and [19:18] are reserved, etc. RxData is synchronous to RxCLK in SerDes mode. | PCIe, SATA,<br>USB,<br>DisplayPort RX,<br>USB4 | | | | | | SerDes arch: RxData2[39: 0] for 40-bit interface RxData2[19: 0] for 20-bit interface or RxData2[9:0] for 10-bit | N/A | Parallel data output bus for Rx2 diff pair. For SerDes architecture, the RxData signal width options are 40, 20, and 10 bits. For the 40-bit interface, 40 bits represent 4 symbols of receive data. Bits [9:0], bits [19:10], bits[29:20], and bits[39:30] represent the first, second, third, and fourth symbols, respectively. | DisplayPort RX | | | | | | interface | | RxData2 is synchronous to RxCLK2 in SerDes mode. | | | | | | \_ <sup>&</sup>lt;sup>6</sup> For PCIe operating at 8 GT/s or higher link speed, USB4, and USB 10 GT/s link speed, the data bits are utilized as per the block encoded data description detailed in the tables above. For all other modes, all the data bits are utilized. ## 6.1.2 Command Interface **Table 6-5. Command Interface Input Signals** | Act<br>ive<br>Lev<br>el | Description | Relevan<br>t<br>Protoco<br>Is | |-------------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | N/A | Selects PHY operating mode. | PCIe, | | | Value Description | SATA, | | | - | USB, | | | | DisplayP | | | | ort, | | | | USB4 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N/A | | | | | | ort | | | | P.GY | | • | | PCIe, | | n | | SATA, | | | this to 1. | USB, | | | | DisplayP | | | | ort,<br>USB4 | | Hia | Used to tell the PHV to configure itself to support | PCIe | | • | • | 1 CIC | | " | Sids for Fele. | | | | SRISEnable must be set by the MAC before the first | | | | | | | | · · | | | | setup for SRIS if SRISEnable is asserted. | | | | For PCLK as PHV output, this signal must be set | | | | | | | | Lev<br>el | N/A Selects PHY operating mode. Value Description 0 PCI Express 1 USB 2 SATA 3 DisplayPort 4 Reserved 5 Reserved 6 Reserved 7 USB4 All Reserved others Implementation of this signal is not required for PHYs that only support only a single mode. N/A This signal is used to distinguish between DPTX and DPRX when PHY Mode=0x3. A value of '0' specifies DPTX; a value of '1' specifies DPRX. Hig This signal indicates whether SerDes architecture is enabled. Displayport and USB4 must always set this to '1'. Hig Used to tell the PHY to configure itself to support SRIS for PCIe. SRISEnable must be set by the MAC before the first receiver detection. The PHY internally does sequencing and gates the exit to P0 with having | | TxDetectRx/<br>Loopback | Hig<br>h | Used to tell the PHY to begin a receiver detection operation or to begin loopback or to signal LFPS during P0 for USB Polling state. Refer to Sections 8.20 and 8.21 for details on the required values for all control signals to perform loopback and receiver detection operations and to signal Polling.LFPS. For receive detect in PHY power states where PCLK can be gated, this signal is asynchronous; in all other states, it is synchronous to PCLK. Sata Mode: Loopback support is optional for SATA PHYs. Loopback is only valid in Sata Mode when EncodeDecodeBypass is asserted. The RX elasticity buffer must be active during loopback. If the PHY runs out of data to transmit during loopback – it must transmit ALIGNs. | PCIe,<br>SATA,<br>USB | |-------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | | | loopback – it must transmit ALIGNs. TxDetectRX is not used in SATA mode. | | | TxElecIdle[3:0] | Hig<br>h | Forces Tx output to electrical idle when asserted except in loopback. | PCIe,<br>SATA | |-----------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | | | See Section 8.20 (PCI Express Mode) or<br>Section 8.21 (USB mode and USB4 Mode) or<br>Section 8.22 (SATA Mode) for the full<br>description and usage of this pin. | USB,<br>USB4,<br>Display<br>Port | | | | Note: The MAC must always have TxDataValid asserted when TxElecIdle transitions to either asserted or deasserted; TxDataValid is a qualifier for TxElecIdle sampling. | | | | | See section 8.3 for the definitions of PHY power states. | | | | | For original PIPE architecture and for non-PCIe mode SerDes architecture, only bit 0 of this signal is used and all other bits are reserved. | | | | | For SerDes architecture in PCIe mode at 32 GT/s or lower rate, one bit is required per two symbols of interface data. For example, for an eight symbol wide interface, bit 0 would apply to symbols 0 and 1, bit 1 would apply to symbols 2 and 3, bit 2 would apply to symbols 4 and 5, bit 3 would apply to symbols 6 and 7. For narrower interfaces, unused bits of this signal are reserved. This is due to EIOS truncation rules in section 4.2.4.2 of the PCIe 4.0 Base specification and due to the maximum time to transition to a valid Electrical Idle after sending an EIOS. | | | | | For SerDes architecture in PCIe mode at 64 GT/s rate, one bit is required per four symbols of interface data. For example, for an eight symbol wide interface, bit 0 would apply to symbols 0 through 3, and bit 1 would apply to symbols 4 through 7. Unused bits of this signal are reserved. | | | Reset# | Lo<br>w | Resets the transmitter and receiver. This signal is asynchronous. | PCIe,<br>SATA,<br>USB, | | | | The PHY reports its default power state after reset as defined in section 8.2. | Display<br>Port,<br>USB4 | | PowerDown[3:0] N | /A | Pow | er u | p or ( | dow | n the trar | nsceiver. F | Power states | PCIe, | | | |------------------|----|------------|-------------------|-----------------|-------|----------------|---------------------|---------------|-------|--|--| | | - | | PCI Express Mode: | | | | | | | | | | | | [3 | [2 | [1 | [0] | Descrip | tion | | USB4 | | | | | | ] | ] | ] | ] | | | | | | | | | | 0 | 0 | 0 | 0 | P0, nor | mal opera | tion | | | | | | | 0 | 0 | 0 | 1 | P0s, lo | w recovery | / time | | | | | | | | | | | latency | , power sa | ving state | | | | | | | 0 | 0 | 1 | 0 | P1, lon | ger recove | ery time | | | | | | | | | | | latency | , lower pov | wer state | | | | | | | 0 | 0 | 1 | 1 | P2, low | est power | state | | | | | | | 0 | 1 | 0 | 0 | POWER | _STATE_4 F | Phy specific | | | | | | | 0 | 1 | 0 | 1 | POWER | _STATE_5 F | Phy specific | | | | | | | 0 | 1 | 1 | 0 | POWER | _STATE_6 F | Phy specific | | | | | | | 0 | 1 | 1 | 1 | POWER | STATE_7 | Phy specific | | | | | | | 1 | 0 | 0 | 0 | POWER | STATE_8 F | Phy specific | | | | | | | 1 | 0 | 0 | 1 | POWER | STATE_9 F | Phy specific | | | | | | | 1 | 0 | 1 | 0 | POWER | STATE_10 | Phy | | | | | | | | | | | specific | | | | | | | | | 1 | 0 | 1 | 1 | - | _STATE_11 | Phy | | | | | | | 1 | 1 | 0 | 0 | specific | STATE_12 | Phy | | | | | | | 1 | 1 | U | U | specific | _017112_12 | | | | | | | | 1 | 1 | 0 | 1 | POWER | STATE_13 | Phy | | | | | | | <u> </u> | | | | specific | | | | | | | | | 1 | 1 | 1 | 0 | specific | _STATE_14 | Phy | | | | | | | 1 | 1 | 1 | 1 | | STATE_15 | Phy | | | | | | | 1 | 1 | 1 | 1 | specific | | , | | | | | | | In P | CLK | as F | ΉY | output m | ode, wher | 1 | | | | | | | trans | sitior | ning 1 | from | P2 to P | 1, the sign | aling is | | | | | | | asyr | ochro | onou | s (si | ince PCL | K is not ru | nning). | | | | | | | | | | | | | | | | | | | | | | | | | PCI Expre | | | | | | | | | | | • | - | sively via | | | | | | | | | | | | | support at l | | | | | | | | | | | | | | ach of the | | | | | | | | | | | | e following | | | | | | | | | | | | | | If the PHY | | | | | | | | | | | | | n different | | | | | | | | | | | | | of the Mac | | | | | | | to de | ecide | e whi | ch s | states to u | use. | | | | | | | | | - 1 | | | n ni | | | | | | | | | PCL | | ΓX | | RxElecIdl | When to | Exit Latency | | | | | | | K<br>State | | Commo<br>n Mode | | e<br>Supported | return<br>PhyStatus | to P0 | | | | | | | | | State | · ' | - apportou | when | | | | | | | | | | | | | exiting? | | | | | | | | Off | ( | Off | | No | Before | Implementatio | | | | | | | | | | | | transmit<br>common | n Specific | | | | | | | | | | | | mode | | | | | | | | | | | | | establishe | | | | | | | | | | | | | d | | | | | | | | Off | ( | On | | No | N/A | Implementatio | | | | When managing L1 substates via sideband signals, the PHY must define at least one PowerDown encoding where PCLK can be turned off and TxCommonModeState and RxElecIdle are controlled through TxCommonModeDisable and RxEIDetectDisable; in this case, the MAC must hold the PowerDown value constant when in L1 substates. n Specific If PowerDown changes during IORecal, RxEqEval, or RxEqTraining operations, the PHY must abort the request and return the handshake acknowledgement. ### USB Mode and USB4 Mode: | [3 | [2 | [1 | [0] | Description | |----|----|----|-----|-----------------------------| | ] | ] | ] | ] | _ | | 0 | 0 | 0 | 0 | P0, normal operation | | 0 | 0 | 0 | 1 | P1, low recovery time | | | | | | latency, power saving state | | 0 | 0 | 1 | 0 | P2, longer recovery time | | | | | | latency, lower power state | | 0 | 0 | 1 | 1 | P3, lowest power state | | 0 | 1 | 0 | 0 | POWER_STATE_4 Phy specific | | 0 | 1 | 0 | 1 | POWER_STATE_5 Phy specific | | 0 | 1 | 1 | 0 | POWER_STATE_6 Phy specific | | 0 | 1 | 1 | 1 | POWER_STATE_7 Phy specific | | 1 | 0 | 0 | 0 | POWER_STATE_8 Phy specific | | 1 | 0 | 0 | 1 | POWER_STATE_9 Phy specific | | 1 | 0 | 1 | 0 | POWER_STATE_10 Phy | | | | | | specific | | 1 | 0 | 1 | 1 | POWER_STATE_11 Phy | | 1 | 1 | 0 | 0 | specific POWER_STATE_12 Phy | | 1 | 1 | U | U | specific | | 1 | 1 | 0 | 1 | POWER_STATE_13 Phy | | | | | | specific | | 1 | 1 | 1 | 0 | POWER_STATE_14 Phy specific | | 1 | 1 | 1 | 1 | POWER_STATE_15 Phy | | 1 | 1 | 1 | 1 | specific | When transitioning from P3 to P0, the signaling is asynchronous (since PCLK is not running). For USB, below are the characteristics of the power states that must be minimally implemented: PowerDow PCL TX Operations | n | K<br>State | Commo<br>n Mode<br>State | | | |-----------------------------------------------------------|---------------------|----------------------------|------------------------------------------------------------------------------|--| | P0 | On | On | Transmit/Receiv e high speed data Transmit/Receiv e LFPS Termination control | | | P1 | On | On | Transmit/Receiv e LFPS Termination control | | | P2 | On | Off | Receive LFPS Termination control Remote receiver detection | | | P3 | Off | Off | Receive LFPS Termination control Remote receiver detection | | | If PowerDow<br>RxEqEval, or<br>PHY must at<br>handshake a | r RxEqT<br>port the | raining oper<br>request an | erations, the | | | PowerDown[3:0] | N/A | Sata | Мо | | SATA | | | | | | |----------------|-----|-------------------------------------|-------------------------------------------------------|---------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--|--|--| | Sata Mode | | Davis | | | | | | | | | | | | Pow | Power up or down the transceiver. Power states | | | | | | | | | | | [3 | [2 | [1 | [0 | Description | | | | | | | | ] | ] | ] | ] | DOWED STAT | TE 0 Operational | | | | | | | 0 | 0 | 0 | 0 | state | TE_0 Operational | | | | | | | 0 | 0 | 0 | 1 | | E_1 Phy specific | | | | | | | 0 | 0 | 1 | 0 | | E_2 Phy specific | | | | | | | 0 | 0 | 0 | 0 | | TE_3 Phy specific TE_4 Phy specific | | | | | | | 0 | 1 | 0 | 1 | | E_5 Phy specific | | | | | | | 0 | 1 | 1 | 0 | | E_6 Phy specific | | | | | | | 0 | 1 | 1 | 1 | | E_7 Phy specific | | | | | | | 1 | 0 | 0 | 0 | | E_8 Phy specific | | | | | | | 1 | 0 | 0 | 1 | POWER_STAT | E_9 Phy specific | | | | | | | 1 | 0 | 1 | 0 | specific | | | | | | | | 1 | 0 | 1 | 1 | POWER_STAT | E_11 Phy | | | | | | | 1 | 1 | 0 | 0 | specific<br>POWER_STAT | E_12 Phy | | | | | | | | | | Ů | specific | | | | | | | | 1 | 1 | 0 | 1 | POWER_STAT | E_13 Phy | | | | | | | 1 | 1 | 1 | 0 | POWER_STAT | TE_14 Phy | | | | | | | 1 | 1 | 1 | 1 | specific POWER_STAT | F 15 Phy | | | | | | | 1 | 1 | 1 | 1 | specific | | | | | | | | least 4 | 4 state<br>one po | s othe<br>wer s | r than<br>tate m | POWER_STATE | ended to support at<br>_0. There must be at<br>requirements shown in | | | | | | | PCL | K Sta | ite | | TX Common<br>Mode State | Exit Latency to POWER_STATE _0 | | | | | | | Off | | | —— <del>—</del> | Off | < 10 ms | | | | | | | Off<br>On | | | —— <del>—</del> | On<br>On | < 10 us<br>< 10 us | | | | | | | On | | | | Off | < 300 us | | | | | | | MAC<br>PHY margi<br>behav<br>availa | chang<br>status.<br>n fron<br>ior pe<br>ble PI<br>PLL | ges the The the is the S HY sta | e Pow<br>actua<br>indica<br>SATA<br>ates to<br>own i | er down value to was left PHY latency musted limits to enable specification. A Management of SATA states. | | | | | | PowerDown[3:0] DisplayPort Mode | N/A | Displ | ayPoı | rt mod | de pow | ver states: | | | Display<br>Port | |---------------------------------|-----|-------|-------|--------|------------------|-----------------------------|-------------|-----|-----------------| | Display! Of Wode | | [3] | [2] | [1] | [0] | Description | | | 1 OIL | | | | 0 | 0 | 0 | 0 | POWER_STA | | | | | | | | | | | Operational st | | | | | | | 0 | 0 | 0 | 1 | POWER_STA | NIE_1 | | | | | | 0 | 0 | 1 | 0 | POWER_STA | TE_2 | | | | | | | | | | Phy specific | | | | | | | 0 | 0 | 1 | 1 | POWER_STA | ATE_3 | | | | | | 0 | 1 | 0 | 0 | Phy specific POWER_STA | TF 4 | | | | | | U | | Ü | | Phy specific | | | | | | | 0 | 1 | 0 | 1 | POWER_STA | ATE_5 | | | | | | 0 | 1 | 1 | 0 | Phy specific POWER_STA | TF 6 | | | | | | U | 1 | 1 | U | Phy specific | | | | | | | 0 | 1 | 1 | 1 | POWER_STA | TE_7 | | | | | | 1 | 0 | 0 | 0 | Phy specific POWER_STA | TE 8 | | | | | | 1 | 0 | 0 | 0 | Phy specific | \\\L_0 | | | | | | 1 | 0 | 0 | 1 | POWER_STA | TE_9 | | | | | | 1 | 0 | 1 | 0 | Phy specific POWER_STA | TE 1 | | | | | | 1 | 0 | 1 | 0 | 0 Phy specific | | | | | | | 1 | 0 | 1 | 1 | POWER_STA | TE_1 | | | | | | | | | | 1 Phy specific | | | | | | | 1 | 1 | 0 | 0 | POWER_STA<br>2 Phy specific | | | | | | | 1 | 1 | 0 | 1 | POWER_STA | ,<br>\TE_1 | | | | | | | | | | 3 Phy specific | ; | | | | | | 1 | 1 | 1 | 0 | POWER_STA<br>4 Phy specific | | | | | | | 1 | 1 | 1 | 1 | POWER_STA | | | | | | | 1 | 1 | 1 | 1 | 5 Phy specific | | | | | | | | | | | | | | | | | | | | | | RX PHY is re | | | | | | | | | | | power states, | | | | | | | | _ | | - | power state e | ncodings is | PHY | | | | | шрк | ment | ation | specifi | ic: | | | | | | | Mai | n | Δ113 | k Link | Exit | Required | 1 | | | | | | k RX | 7 107 | Link | Latency | Required | | | | | | | bled | Ena | bled | N/A | Yes | 1 | | | | | | abled | _ | bled | <1ms | Yes | | | | | | | | for | | | | | | | | | | | diff | erentia | ıl | | | | | | | | | sign | | | | | | | | | | | | nitorin | | | | | | | | Disa | abled | | bled | <80ms | No | | | | | | | | for | | 1 | | | | | | | | | | erentia | al | | | | | | | | | sign | | ~ | | | | | | | Dia | abled | _ | nitorin<br>ıbled | <0.5us | Yes for | 1 | | | | | DIS | ioicu | | wica | <0.5us | eDP | | | | | | | | | | | VD1 | 1 | | | | 1 | П | 1 | | 1 | | | 1 | | I | |-----------------|-----|---------------|----------|----------------|---------|-------|-----------------------|------|-------|------| | | | | | | | | only | | | | | | | Disabled | Enab | led | <20u | 1S | Yes for | r | | | | | | | | | | | eDP | | | | | | | | | | | | only | | | | | | | <u> </u> | | | l | | Omy | | | | | | | A DIDE som | 1: 4 | DDTV | DIIX | | | أمام | 1 4 | | | | | A PIPE con | | | | | | | | | | | | support the | | - | | | _ | | | | | | | mapping to | • | • | | | _ | | | | | | | implementa | | ecific: | (TBD | ): ma | y want t | o sp | ecify | | | | | exit latency | | | | | | _ | | | | | | Main Lin | k TX | Aux l | Link | DP | _PWR | | | | | | | Enabled | | Enabl | ed | Ena | abled | | | | | | | Disabled | | Enabl | | | abled | | | | | | | Disabled | | Lilaui | cu | LII | ioica | | | | | | | K DD | | | | 1/ | 3D I | | | | | | | If PowerDo | | | | | | | | | | | | RxEqEval, | | | _ | • | - | | ! | | | | | PHY must | | | • | | l return | the | | | | | | handshake | e ackn | owled | geme | nt. | | | | | | | | | | | | | | | | | | ShortChannelPow | N/A | This signa | l is op | tionally | / sup | porte | ed by Pl | HYs | to | PCle | | erControl[1:0] | | enable mu | • | • | | | • | | | | | | | optimized | | | | | | | | | | | | reach. Th | | | | | | | | | | | | Reset# is | - | | | | | | عبياد | | | | | until the ne | | | | | | | aiuc | | | | | | | | | | L022IDI | Е | | | | | | settings (s | | | | | | | | | | | | 'ShortCha | | | | | • | • | rted | | | | | for details | | | | | | | | | | | | • 'Power | Contro | lSettin | g0 (00 | )b) – | Normal | | | | | | | Operati | on | | | | | | | | | | | • 'Power | Contro | Settin | g1 (01 | b) – | Most ag | gres | ssive | | | | | | | | | - | CP (requ | _ | | | | | | | • | | _ | | or (requ<br>)] signal | | | | | | | | | | JOHLIC | ידות. | )] Sigilai | 15 | | | | | | implem | | | | | | | | | | | | • 'Power | Contro | <b>ISettin</b> | g2 (10 | b) – | Optiona | lly | | | | | | suppor | ted | | | | | | | | | | | • 'Power | Contro | Settin | g3 (11 | b) – | Optiona | llν | | | | | | suppor | | | · - | , | , - | , | | | | | | Sappor | | | | | | | | | | | | Note: For a | 11 Char | tChann | alDon | vorC | ontrol[1 | ·01 | | | | | | settings that | | | | | _ | - | i c | | | | | | | | | | | | | | | | | strongly rec | | | ~ 1 | | ceiver d | etec | tion | | | | | as described | d earlie | er in see | ction 2 | 2./. | | | | | | RxEIDetectDisabl | Hig | PCle | | | | | PCIe, | |------------------|-----|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------|--------------| | e | h | Option substraint signar Electric RxElectric signar assert to a h | inally implement tate manageme al asynchronous rical Idle detect ecidle PHY output transitions to otted, the RxElectigh value until the functional. | nt. When as<br>ly disables the<br>logic, forcing<br>out to a valued<br>deasserted a<br>cidle output s | serted,<br>ne recei<br>g the<br>e of '1'.<br>fter bein<br>hall be | this<br>ver<br>If this<br>ng<br>forced | USB,<br>USB4 | | | | subst<br>TxCo<br>Powe<br>Powe<br>const | PHY may choos tates via this signmonModeDis erDown[3:0] sign tant value throu itions. | nal and the able signal in this canal. In this canal must be h | nstead of<br>ase, the<br>neld at a | of the | | | | | In ad-<br>the m<br>imple<br>subst | | | | | | | | | PC<br>LK<br>Sta<br>te | TX Common<br>Mode State | RxElecIdle<br>Supported | When to retur n PhySt atus when exitin | Exit<br>Latency<br>to P0 | | | | | Off | TxCommonMod<br>eDisable = '1' | RxEIDetectD isable='1' | g? Befor e trans mit comm on mode establi shed | Impleme<br>ntation<br>Specific | | | | | Off | TxCommonMod<br>eDisable='0' | RxEIDetectD isable='1' | N/A | Impleme<br>ntation<br>Specific | | | | | This s<br>PHY<br>to pro | USB4: signal may be opt to allow the MAG ovide power savin | C to disable th | e LFPS<br>datashe | circuit | | | TxCommonMode<br>Disable | Hig<br>h | Optionally implemented by the PHY to facilitate L1 substate management. When asserted, this signal asynchronously disables the transmitter DC common mode logic. Note: The PHY may choose to support managing L1 substates via this signal and the RxEIDetectDisable signal instead of the PowerDown[3:0] signal. This signal is only valid when PowerDown is at a value that supports L1 substate management via TxCommonModeDisable and RxEIDetectDisable. This signal is only used by PHYs that support PCIe L1 substates. | PCle | |-------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------| | DeepPMReq# | Low | Deep Power Management Request – This is an asynchronous signal that is optionally implemented by the PHY to enable deep power management for maximum power savings while in non-P0 PowerDown states. The MAC is not permitted to assert this signal while in the P0 PowerDown state. A value of '0' indicates that the PHY is permitted to enter a deep power management state. A value of '1' indicates that the PHY must exit any deep power management state to enable the shortest possible exit latency associated with the current PowerDown state. The default value of this signal out of reset must be '0'. DeepPMReq# is an asynchronous signal and it requires a full handshake with DeepPMAck#. | PCIe,<br>SATA,<br>USB,<br>USB4,<br>Display<br>Port | | Restore# | Lo<br>w | Restore Window. This is an asynchronous signal optionally implemented by the PHY to receive indication that it is in a restore window, during which | PCIe,<br>SATA,<br>USB,<br>USB4,<br>Display | |----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------| | | | context previously saved off outside of the PHY is being restored. A value of '0' indicates that the PHY is in a restore window. | Port | | | | A value of '1' indicates that PHY is not in a restore window. | | | | | Please note that both '0' and '1' are valid values when coming out of reset. | | | | | Please refer to section 8.3.4 for more details. | | | Rate[3:0] | N/A | Control t | he link signaling rate. | PCIe,<br>SATA, | |-----------|-----|-------------------|-------------------------------|----------------| | | | PCI Express Mode: | | USB, | | | | Value | Description | Display | | | | 0 | Use 2.5 GT/s signaling rate | Port, | | | | 1 | Use 5.0 GT/s signaling rate | USB4 | | | | 2 | Use 8.0 GT/s signaling rate | | | | | 3 | Use 16.0 GT/s signaling rate | | | | | 4 | Use 32.0 GT/s signaling rate | | | | | 5 | Use 64 GT/s signaling rate | | | | | 6 thru | Reserved | | | | | 15 | | | | | | Sata Mo | de: | | | | | Value | Description | | | | | 0 | Use 1.5 GT/s signaling rate | | | | | 1 | Use 3.0 GT/s signaling rate | | | | | 2 | Use 6.0 GT/s signaling rate | | | | | 3 thru | Reserved | | | | | 15 | | | | | | USB Mo | | | | | | Value | Description | | | | | 0 | Use 5.0 GT/s signaling rate | | | | | 1 | Use 10.0 GT/s signaling rate | | | | | 2 | Reserved | | | | | 3 thru | Reserved | | | | | 15 | | | | | | | Port Mode: | | | | | Value | Description | | | | | 0 | Use 1.62 Gbps signaling rate | | | | | 1 | Use 2.7 Gbps signaling rate | | | | | 2 | Use 5.4 Gbps signaling rate | | | | | 3 | Use 8.1 Gbps signaling rate | | | | | 4 | Use 2.16 Gbps signaling rate | | | | | 5 | Use 2.43 Gbps signaling rate | | | | | 6 | Use 3.24 Gbps signaling rate | | | | | 7 | Use 4.32 Gbps signaling rate | | | | | 8 | Use 10 Gbps signaling rate | | | | | 9 | Use 13.5 Gbps signaling rate | | | | | 10 | Use 20 Gbps signaling rate | | | | | 11<br>thru | Reserved | | | | | 14 | | | | | | 15 | Rate Override Mode: Rate is | | | | | | specified via vendor specific | | | | | | message bus register. | | | | | | | | | | | USB4 Mode: | | |------------|-----|---------------------------------------------------|---------| | | | Value Description | | | | | 0 Use 10.0 GT/s signaling rate | | | | | 1 Use 20.0 GT/s signaling rate | | | | | 2 thru Reserved | | | | | 13 Reserved | | | | | 14 Use 10.3125 GT/s signaling | | | | | 15 Use 20.625 GT/s signaling | | | | | 13 030 20.020 01/3 signaling | | | | | PIPE implementations that only support one | | | | | signaling rate do not implement this signal. | | | Width[1:0] | N/A | Controls the PIPE data path width. For SerDes | PCIe, | | | | architecture, this applies only to the transmit | SATA, | | | | side and RxWidth[1:0] controls the receive side. | USB, | | | | | USB4 | | | | If EncodeDecodeBypass is '0' | Display | | | | Value Datapath Width | Port TX | | | | 0 8 bits | | | | | 1 16 bits | | | | | 2 32 bits | | | | | 3 Reserved | | | | | If EncodeDecodeBypass is '1' or in SerDes | | | | | architecture | | | | | Value Datapath Width | | | | | 0 10 bits | | | | | 1 20 bits | | | | | 2 40 bits | | | | | 3 80 bits (PCIe SerDes only) | | | | | | | | | | Note: PHYs that support greater than x4 link | | | | | width must provide option of 32-bit data width or | | | | | smaller. | | | | | DIDE implementations that | | | | | PIPE implementations that only support one | | | | | option at each signaling rate do not implement | | | | | this signal. | 1 | | PCLK Rate[4:0] | N/A | Control the PIPE PCLK rate | PCIe, | |----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | | | SATA Mode: | SATA,<br>USB, | | | | 0 37.5 Mhz<br>1 75 Mhz<br>2 150 Mhz<br>3 300 Mhz<br>4 600 Mhz<br>All others Reserved | Display<br>Port | | | | PCI Express Mode: 0 62.5 Mhz 1 125 Mhz 2 250 Mhz 3 500 Mhz 4 1000 Mhz 5 2000 Mhz 6 4000 Mhz All others Reserved | | | | | USB Mode: 0 125 Mhz 1 250 Mhz 2 312.5 Mhz (10 GT/s) 3 500 Mhz 4 625 Mhz (10 GT/s) 5 1250 Mhz (10 GT/s) All others Reserved | | | | | DisplayPort Mode: Value Rate 0 40.5 Mhz 1 62.52 Mhz 2 81 Mhz 3 135 Mhz 4 162 Mhz 5 202.5 Mhz 6 270 Mhz 7 405 Mhz 8 540 Mhz 9 810 Mhz 10 54 Mhz 11 60.75 Mhz 12 108 Mhz 13 121.5 Mhz 14 160 Mhz | | | | | 15 216 Mhz<br>16 243 Mhz | | | | | 18 43 19 31 20 42 MI 21 62 AII Resorrers USB4 Mode This signal PIPE imple than one Porate do not | is not use<br>mentation<br>CLK rate f<br>implemen | s that do not support more or any analog signaling t this signal. | | |---------------|----------|----------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------| | RXTermination | Hig<br>h | Value 0 | Descriptio<br>Terminatio | receiver terminations: n ons removed ons present | USB,<br>PCIe,<br>Display<br>Port RX,<br>USB4 | | RxStandby | Hig<br>h | SATA Mode: | PCIe, | |-----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | | TI | Controls whether the PHY RX is active when the PHY is in any power state with PCLK on. 0 – Active 1 – Standby | SATA,<br>USB,<br>USB4 | | | | RxStandby is ignored when the PHY is in any power state where the high speed receiver is always off. | | | | | PCI Express Mode: | | | | | Controls whether the PHY RX is active when the PHY is in P0 or P0s. 0 – Active 1 – Standby | | | | | RxStandby is ignored when the PHY is in states other than P0 or P0s. If RxStandby changes during IORecal, RxEqEval, or RxEqTraining operations, the PHY must abort the request and return the handshake acknowledgement. | | | | | USB Mode and USB4 Mode: | | | | | Controls whether the PHY RX is active when the PHY is in any power state with PCLK on. 0 – Active 1 – Standby | | | | | RxStandby is ignored when the PHY is in any power state where the high speed receiver is always off. If RxStandby changes during IORecal, RxEqEval, or RxEqTraining operations, the PHY must abort the request and return the handshake acknowledgement. | | **Table 6-6. Command Interface Output Signals** | Name | Acti<br>ve<br>Leve | Description | Relevant<br>Protocols | |------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | RefClkRequired # | Low | This signal is deasserted by the PHY when the reference clock can be safely removed in low power states. This signal shall remain asserted low in all states except P2, P1 and PowerDown states assigned to L1 substate support. While in P2, P1, or L1 substate PowerDown states, the PHY deasserts this signal when it is ready for reference clock removal. While in P2 or P1 or L1 substate PowerDown states, the PHY asserts this signal when it detects a P2 or P1 or L1 substate exit request. This signal is optionally implemented by the PHY. The MAC is required to prevent CLKREQ# from being deasserted if this signal is asserted. | PCIe | | RxStandbyStatus | High | SATA Mode and PCI Express Mode and USB4 Mode: The PHY uses this signal to indicate its RxStandby state. 0 – Active 1 – Standby RxStandbyStatus reflects the state of the high speed receiver. The high speed receiver is always off in PHY states that do not provide PCLK. PCI Express Mode: RxStandbyStatus is undefined when the power state is P1 or P2. This signal is not applicable to USB mode. | PCIe, SATA,<br>USB4 | ## 6.1.3 Status Interface **Table 6-7. Status Interface Input Signals** | Name | Active<br>Level | Description | Relevant<br>Protocols | |-------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | PclkChangeAck | High | Only used when PCLK is a PHY input. Asserted by the MAC when a PCLK rate change or rate change or, if required, width change is complete and stable. After the MAC asserts PclkChangeAck the PHY responds by asserting PhyStatus for one cyle and de-asserts PclkChangeOk at the same time as PhyStatus. The controller shall deassert PclkChangeAck when PclkChangeOk is sampled low. This signal is not used by any PhyMode that | PCIe, SATA,<br>USB | | AsyncPowerCha<br>ngeAck | High | does not perform dynamic rate changes. Only used when transitioning between two power states without PCLK. After the PHY asserts PhyStatus to acknowledge the power state change the MAC responds by asserting AsyncPowerChangeAck until it samples PhyStatus deasserted. Implementation of this signal is only required for PHYs that support PCI Express L1 PM Substates managed via the PowerDown signal. | PCle | # **Table 6-8. Status Interface Output Signals** | Name | Activ<br>e<br>Leve | Description | Relevant<br>Protocols | |------|--------------------|-------------|-----------------------| | | I | | | | RxValid | High | Indicates symbol lock and valid data on <i>RxData</i> and <i>RxDataK</i> and further qualifies RxDataValid when used. | PCIe, USB, USB4,<br>SATA DisplayPort<br>RX | |---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------| | | | In the Original PIPE architecture: | | | | | PCI Express Mode at 8 GT/s, 16 GT/s, and 32 GT/s and USB Mode at 10 GT/s only: When BlockAlignControl=1: - RxValid indicates that the block aligner is conceptually in the "Aligned" state (see PCI Express or USB 3.1 Spec) - If the block aligner transitions "Aligned" -> "Unaligned" state RxValid can deassert anywhere within a block - If the block aligner transitions "Unaligned" -> "Aligned" state RxValid is asserted at the start of a block | | | | | Note that a PHY is not required to force its block aligner to the unaligned state when BlockAlignControl transitions to one. When BlockAlignControl=0: - RxValid is constantly high indicating that the block aligner is conceptually in the "Locked" state (see PCI Express or USB 3.1 Spec). RxValid can be dropped on detecting and elastic buffer underflow or overflow. If deasserted it must not re-assert while BlockAlignControl is deasserted. | | | | | In the SerDes architecture,<br>RxValid is used to indicate that<br>the recovered clock is stable, i.e. a | | | | | value of '1' indicates that RxCLK is stable and a value of '0' indicates that RxCLK is not stable. The MAC can start symbol or block lock after RxValid is asserted. This signal is synchronous to RxCLK in SerDes mode. | | |-----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | PhyStatus | High | Used to communicate completion of several PHY functions including stable PCLK and/or Max PCLK (depending on clocking mode) after Reset# deassertion, power management state transitions, rate change, and receiver detection. When this signal transitions during entry and exit from any PHY state where PCLK is not provided, then the signaling is asynchronous. In error situations (where the PHY fails to assert PhyStatus) the MAC can take MAC-specific error recovery actions. | PCIe, SATA, USB,<br>DisplayPort, USB4 | | RxElecIdle | High | Indicates receiver detection of an electrical idle. While deasserted with the PHY in P2 (PCI Express mode) or the PHY in P0, P1, P2, or P3 (USB Mode and USB4 Mode), indicates detection of either: PCI Express Mode: a beacon. USB Mode and USB4 Mode: LFPS This is an asynchronous signal. See RxEIDetectDisable for additional information. PCI Express Mode: It is required at the 5.0 GT/s, 8.0 GT/s, 16 GT/s, 32 GT/s, and 64 | PCIe, SATA, USB,<br>USB4 | |------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | | | GT/s rates that a MAC uses logic to detect electrical idle entry instead of relying on the RxElecIdle signal. Sata Mode: | | | | | The time the signal is asserted must match the actual idle time on the analog bus within -16/+0 ns. | | | RxStatus[2:0] | N/A | End | code | es r | eceiver status and error | PCIe, SATA, USB | |---------------|-----|-----|----------|------|--------------------------------------|-----------------| | | | | | | the received data | , , | | | | | | | en receiving data. | | | | | ſ | [ | [ | Description | | | | | 2 | 1 | 0 | • | | | | | 1 | 1 | 1 | | | | | | 0 | 0 | 0 | Received data OK | | | | | 0 | 0 | 1 | PCI Express Mode: 1 | | | | | | | | SKP added | | | | | | | | USB Mode: 1 SKP | | | | | | | | Ordered Set added | | | | | | | | Sata Mode: 1 ALIGN | | | | | | | | added | | | | | | | | Asserted with first byte | | | | | | | | of Align that was | | | | | | | | added. An align may | | | | | | | | only be added in | | | | | | | | conjunction with | | | | | | | | receiving one or more | | | | | | | | aligns in the data | | | | | | | | stream and only when | | | | | | | | the elasticity buffer is | | | | | | | | operating in half full | | | | | | | | mode | | | | | 0 | 1 | 0 | PCI Express Mode: 1 | | | | | | | | SKP removed | | | | | | | | USB Mode: 1 SKP | | | | | | | | Ordered Set removed | | | | | | | | SATA Mode: 1 or more | | | | | | | | ALIGNs removed | | | | | | | | This status is asserted | | | | | | | | with first non ALIGN | | | | | | | | byte following an | | | | | | | | ALIGN. This status | | | | | | | | message is applicable | | | | | | | | to both EB buffer | | | | | | 1 | 1 | modes. | | | | | 0 | 1 | 1 | PCI Express and USB | | | | | | | | Modes:<br>Receiver detected | | | | | | | | | | | | | | | | SATA Mode: Misalign | | | | | | | | Signaled on the first | | | | | | | | symbol of an ALIGN that was received | | | | | | | | misaligned in elasticity | | | | | | | | buffer nominal half full | | | | | | | | mode. Signaled on the | | | | | | | | first data following an | | | | | | | | align in elasticity buffer | | | | | | | | nominal empty mode. | | | | | | <u> </u> | | nominai empty mode. | | | | | 1 | 0 | 0 | Both 8B/10B | | | |--------------|------|----------------------------------------------|-------------|--------------|-------------------------|--|--| | | | | | | $(128B/130B^7)$ decode | | | | | | | | | error and (optionally) | | | | | | | | | Receive Disparity error | | | | | | | | | Note: This error is | | | | | | | | | never reported if | | | | | | | | | EncodeDecodeBypass | | | | | | | | | is asserted. | | | | | | 1 | 0 | 1 | Elastic Buffer overflow | | | | | | 1 | 1 | 0 | Elastic Buffer | | | | | | | | | underflow. | | | | | | | | | This error code is not | | | | | | | | | used if the elasticity | | | | | | | | | buffer is operating in | | | | | | | | | the nominal buffer | | | | | | | | | empty mode. | | | | | | 1 | 1 | 1 | Receive disparity error | | | | | | | | | (Reserved if Receive | | | | | | | | | Disparity error is | | | | | | | | | reported with code | | | | | | | | | 0b100) | | | | | | | | | Not used if | | | | | | | | | EncodeDecodeBypass | | | | | | | | | is asserted. | | | | | | | | | For USB3 Gen2, | | | | | | | | | indicates "SKP | | | | | | | | | Corrected". | | | | | | The | or | dv c | status applicable to | | | | | | | | | chitecture is 'Receiver | | | | | | | | | (0x3). | | | | PowerPresent | High | USB Mode: Indicates the USB | | | | | | | | | presence of VBUS. | | | | | | | | | Imp | len | | | | | | | | only | / re | quir | red for PHYs that | | | | | | sup | <u>po</u> r | <u>t U</u> S | SB mode. | | | | PclkChangeOk | High | Only used when PCLK is a PHY PCIe, SATA, USE | | | | | | | | | inpu | ut. | Ass | serted by the PHY when | | | | | | it is | rea | ady | for the MAC to change | | | | | | the | PC | LK | rate or Rate or, if | | | | | | requ | uire | d, v | vidth. The PHY shall | | | | | | only | / as | ser | t this signal after the | | | | | | MA | Сh | as ı | requested a PCLK rate | | | | | | | | | changing PCLK_Rate | | | | | | or ra | ate | cha | ange by changing Rate | | | | | | or, i | f re | qui | red, a width change by | | | | | | | | - | Width. | | | | | | | | | | | | | | | This | | | | | | | | | Disp | olay | /Po | rt or USB4 Mode. | | | | DeepPMAck# | Low | Deep Power Management ACK. | PCIe, SATA, USB,<br>USB4, DisplayPort | |------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | | | This is an asynchronous signal used to acknowledge transitions on DeepPMReq#. This signal is only required on a PHY that implements DeepPMReq#. | , | | | | A value of '0' indicates that PHY has acknowledged a request on DeepPMReq# to enter a deep power management state; however it does not indicate that the PHY has actually entered a deep power management state. | | | | | A value of '1' indicates that the PHY had acknowledged a request on DeepPMReq# to exit a deep power management state. The PHY must first exit any deep power management state before returning this handshake. | | | | | Please refer to section 8.3.4 for more details. | | ### 6.1.4 Message Bus Interface The message bus interface provides a way to initiate and participate in non-latency sensitive PIPE operations using a small number of wires, and it enables future PIPE operations to be added without adding additional wires. The use of this interface requires the device to be in a power state with PCLK running. Control and status bits used for PIPE operations are mapped into 8-bit registers that are hosted in 12-bit address spaces in the PHY and the MAC. The registers are accessed via read and write commands driven over the signals listed in Table 6-9. These signals are synchronous with PCLK and are reset with Reset#. The specific commands and framing of the transactions sent over the message bus interface are described in the following subsections. **Table 6-9 Message Bus Interface Signals** | Name | Direction | Description | | |---------------------|-----------|----------------------------------|--| | M2P_MessageBus[7:0] | Input | The MAC multiplexes command, any | | <sup>&</sup>lt;sup>7</sup> Disparity errors are not reported when the rate is 8.0 GT/s, 16 GT/s, or 32 GT/s. Errors in SKP ordered sets shall be reported by the PHY as 128/130 decode errors. An error in a SKP ordered set shall be reported if there is an error in the first 4N+1 symbols of the skip ordered set. | | | required address, and any required data<br>for sending read and write requests to<br>access PHY PIPE registers and for<br>sending read completion responses and | |---------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | write ack responses to PHY initiated requests. | | P2M_MessageBus[7:0] | Output | The PHY multiplexes command, any required address, and any required data for sending read and write requests to access MAC PIPE registers and for sending read completion responses and write ack responses to MAC initiated requests. | ## 6.1.4.1 Message Bus Interface Commands The 4-bit commands used for accessing the PIPE registers across the message bus are defined in Table 6-10. A transaction consists of a command and any associated address and data, as specified in the table. The table also specifies the number of PCLK cycles that it takes to transfer the transaction across the message bus interface. The order in which the bits are transferred across the interface are illustrated in Figure 6-1, Figure 6-2, Figure 6-3, and Figure 6-4. To address the case where multiple PIPE interface signals can change on the same PCLK, the concept of write\_uncommitted and write\_committed is introduced. A series of write\_uncommitted transactions followed by one write\_committed transaction provides a mechanism by which all the uncommitted writes and the final committed write are executed in an atomic manner, thus taking effect during the same PCLK cycle. To enable the write\_uncommitted command, designs must implement a write buffer in the PHY and the MAC, where each write buffer entry can accommodate the three bytes worth of information associated with each write transaction. The minimum write buffer depth required is five; however, this number may increase in the future when new PIPE operations are mapped into the message bus interface. **Table 6-10 Message Bus Commands** | Encoding | Command | Description | Required<br>Fields | Cycles to<br>Transmit | |----------|-------------------|-------------------------------|--------------------|-----------------------| | 4'b0000 | NOP | Idle. See Figure 6-1. | Command[3:0] | 1 | | 4'b0000 | write uncommitted | The current write should be | Command[3:0], | 3 | | 4 00001 | write_uncommitted | | | 3 | | | | saved off into a write buffer | Address[11:0], | | | | | and its associated data | Data[7:0] | | | | | values are updated into the | | | | | | relevant PIPE register at a | | | | | | future time when a | | | | | | write_committed is | | | | | | received. This is useful for | | | | | | signals that must change in | | | | | | the same cycle but that are | | | | | | distributed among multiple | | | | | | registers. See Figure 6-4. | | | |------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----| | 4'b0010 | write_committed | The current write as well as any previously uncommitted writes saved into the write buffer should be committed, i.e. their values should be updated into the PIPE registers. Once a write_committed is sent, no new writes, whether committed or uncommitted, may be sent until a write_ack is received. See Figure 6-4. | Command[3:0],<br>Address[11:0],<br>Data[7:0] | 3 | | 4'b0011 | read | Used to read contents of a PIPE register. Only one read can be outstanding at a time in each direction. See Figure 6-2. | Command[3:0],<br>Address[11:0] | 2 | | 4'b0100 | read completion | Data response to a read.<br>See Figure 6-3. | Command[3:0],<br>Data[7:0] | 2 | | 4'b0101 | write_ack | Used to acknowledge receipt of a write_committed and readiness to accept another write. The ack is sent when the write buffer is flushed and the resulting PIPE operation is guaranteed to start in a deterministic amount of time. Note: This does not provide confirmation that the PIPE operation triggered by the write has completed. See Figure 6-1. | Command[3:0] | 1 | | All others | Reserved | N/A | N/A | N/A | | | | M2P/P2M_MessageBus | | | | | | | | |---------------------------------------------|---|--------------------|-----|-------|--|--|-----|-----|---| | ⊒ 7 6 5 4 3 2 1 | | | | | | | | 1 | 0 | | Time | t | | Cmd | [3:0] | | | 000 | 00b | | Figure 6-1. Command Only Message Bus Transaction Timing (NOP, write\_ack) | | | | M2P/P2M_MessageBus | | | | | | | |------|---------------|-----------|--------------------|-------|--|---|-------|------|---| | | 7 6 5 4 3 2 1 | | | | | | 0 | | | | Time | t | | Cmd | [3:0] | | A | \ddr[ | 11:8 | ] | | ne | t+1 | Addr[7:0] | | | | | | | | Figure 6-2. Command+Address Message Bus Transaction Timing (Read) | | | M2P/P2M_MessageBus | | | | | | | | |-----|-----|--------------------|----------------|--|--|--|--|---|--| | | | 7 6 5 4 3 2 1 0 | | | | | | 0 | | | Tim | t | | Cmd[3:0] 0000b | | | | | | | | ne | t+1 | Data[7:0] | | | | | | | | Figure 6-3. Command+Data Message Bus Transaction Timing (Read completion) | | | M2P/P2M_MessageBus | | | | | | | | |------------|-----|--------------------|-----------------|-------|------|-------|-------|------|---| | | | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | t | | Cmd | [3:0] | | A | \ddr[ | 11:8 | ] | | <b></b> :: | t+1 | | Addr[7:0] | | | | | | | | Time | t+2 | | | | Data | [7:0] | | | | Figure 6-4. Command+Address+Data Message Bus Transaction Timing (Write\_uncommitted, Write\_committed) #### 6.1.4.2 Message Bus Interface Framing The framing of transactions is implicitly derived by adhering to the following rules: - 1. All zeroes must be driven on the message bus when idle. - 2. An idle to non-idle transition indicates the start of a transaction; a new transaction can start immediately the cycle after the end of the previous transaction without an intervening idle. - 3. The number of cycles to transmit a transaction depends on the command and is specified in Table 6-10. - 4. The cycles associated with one transaction must be transferred in contiguous cycles. Figure 6-5 illustrates the framing of a couple of transactions on the message bus. The start of the first transaction is inferred by the idle to non-idle transition. The command is decoded as a write, which takes three cycles to transmit. Since the cycle following the end of the write is non-idle, it is inferred to be the start of the next transaction, which is decoded to be another write that takes three cycles to transmit. Figure 6-5. Message Bus Transaction Framing #### 6.2 PHY/MAC Interface Signals – SerDes Architecture Only This section describes any signals for SerDes architecture that are required in addition to those defined in section 6.1. #### 6.2.1 Data Interface Table 6-11. SerDes Only: Receive Data Interface Output Signals | Name | Active<br>Level | Description | Relevant<br>Protocols | |--------|-----------------|--------------------------------------------------------------|---------------------------------------| | RxCLK | Rising<br>Edge | This clock signal is only used in the SerDes architecture. | PCIe, USB,<br>DisplayPort RX,<br>USB4 | | | | Recovered clock used for RxData in the SerDes architecture. | | | RxCLK2 | Rising<br>Edge | This clock signal is only used in the SerDes architecture. | DisplayPort RX | | | | Recovered clock used for RxData2 in the SerDes architecture. | | #### 6.2.2 Command Interface Table 6-12. SerDes Only: Command Interface Input Signals | Name | Active<br>Level | | Description | Relevant<br>Protocols | |--------------|-----------------|------------------------------------------------------|-------------------------------------------------------------------|-----------------------------| | RxWidth[1:0] | N/A | This signal is only used in the SerDes architecture. | | PCIe,<br>SATA, | | | | Controls the I | PIPE receive data path width | USB,<br>USB4<br>DisplayPort | | | | Value | Datapath Width | RX | | | | 0 | 10 bits | | | | | 1 | 20 bits | | | | | 2 | 40 bits | | | | | 3 | 80 bits (PCIe SerDes only) | | | | | | hat support greater than x4 st provide option of 32-bit data ler. | | | | | • | entations that only support each signaling rate do not signal. | | ## 6.3 PHY/MAC Interface Signals – Original PIPE Only This section describes signals for Original PIPE that are required in addition to those define in section 6.1. #### 6.3.1 Data Interface Table 6-13. Original PIPE Only: Transmit Data Interface Input Signals | Name | Active<br>Level | Description | Relevant<br>Protocols | |--------------------------------------------------------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | TxDataK[7:0]<br>for 64-bit<br>interface | N/A | This signal is not used in the SerDes architecture. | PCIe, SATA,<br>USB | | TxDataK[3:0] for 32-bit interface TxDataK[1:0]fo r 16-bit interface TxDataK for 8- bit interface | | Data/Control for the symbols of transmit data. For 64-bit interfaces, Bit 0 corresponds to the low-byte of TxData and bit 7 corresponds to the upper byte. For 32-bit interfaces, Bit 0 corresponds to the low-byte of TxData, Bit3 corresponds to the upper byte. For 16-bit interfaces, Bit 0 corresponds to the low-byte of TxData, Bit 1 to the upper byte. A value of zero indicates a data byte, a value of 1 indicates a control byte. Not used in PCI Express mode at 8 GT/s, 16 GT/s, 32 GT/s, or 64 GT/s. Not used in USB mode at 10 GT/s. | | | T O: ID! I | N1/0 | Not used in USB4 mode. | DOL LIOD | | TxStartBlock | N/A | This signal is not used in the SerDes architecture. PCI Express Mode and USB Mode: Only used at the 8.0 GT/s, 16 GT/s, and 32 GT/s PCI Express signaling rates and the 10 GT/s USB signaling rate. This signals allow the MAC to tell the PHY the starting byte for a 128b block. The starting byte for a 128b block must always start with byte 0 of the data interface. | PCIe, USB | Table 6-14. Original PIPE Only: Receive Data Interface Output Signals | Name | Active<br>Level | Description | Relevant<br>Protocols | |------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | RxDataK[3:0]<br>for 32-bit<br>interface | N/A | This signal is not used in the SerDes architecture. | PCIe, SATA,<br>USB | | RxDataK[1:0]<br>for 16-bit<br>interface<br>RxDataK for<br>8-bit<br>interface | | Data/Control bit for the symbols of receive data. For 32-bit interfaces, Bit 0 corresponds to the low-byte of RxData, Bit3 corresponds to the upper byte. For 16-bit interface, Bit 0 corresponds to the low-byte of RxData[15:0], Bit 1 to the upper byte. A value of zero indicates a data byte; a value of 1 indicates a control byte. | | | | | Not used in PCI Express mode at 8 GT/s, 16 GT/s, 32 GT/s, or 64 GT/s or USB mode at 10 GT/s or USB4 mode. | | | | | When the PHY is in a SATA mode, the first valid data following an ALIGN primitive must appear as byte 0 in the receive data. | | | RxDataValid | N/A | This signal is not used in the SerDes architecture. | PCIe, SATA,<br>USB | | | | PCI Express Mode and SATA Mode and USB Mode: | | | | | This signal allows the PHY to instruct the MAC to ignore the data interface for one clock cycle. A value of one indicates the MAC will use the data, a value of zero indicates the MAC will not use the data. RxDataValid shall not assert when RXvalid is de-asserted in PHY modes that require the use of RxDataValid. If a PHY supports | | | | | the RxDataValid signal it shall keep RxDataValid asserted when the PHY is in a mode that does not require the signal. The MAC may ignore RxDataValid when it is in a mode that does not require the signal. | | | RxStartBlock | N/A | This signal is not used in the SerDes architecture. | PCle, USB | |--------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | | | PCI Express Mode and USB Mode: Only used at the 8.0 GT/s, 16 GT/s, and 32 GT/s PCI Express signaling rates and the 10 GT/s USB signaling rate. This signal allows the PHY to tell the MAC the starting byte for a 128b block. The starting byte for a 128b block must always start with byte 0 of the data interface. | | | | | Note: If there is an invalid sync header decoded on RxSyncHeader[3:0] and block alignment is still present (RxValid == 1), then the PHY will assert RxStartBlock with the invalid sync header on RxSyncHeader[3:0] | | | | | RxStartBlock shall not assert when RxValid is de-asserted | | ## 6.3.2 Command Interface **Table 6-15. Command Interface Input Signals** | Name | Active<br>Level | Description | Relevant<br>Protocols | |-------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | TxCompliance | High | This signal is not used in the SerDes architecture. PCI Express Mode: Sets the running disparity to negative. Used when transmitting the PCI Express compliance pattern. Implementation of this signal is only required for PHYs that support PCI Express mode. This signal is | PCIe | | TxSyncHeader[3:0] | N/A | rhis signal is not used in the SerDes architecture. PCI Express Mode: Only the lower two bits ([1:0]) are utilized. Provides the sync header for the PHY to use in the next 130b block. The PHY reads this value when the TXStartBlock signal is asserted. This signal is only used at the 8.0 GT/s, 16 GT/s, and 32 GT/s signaling rates. USB Mode: Provides the sync header for the PHY to use in the next 132b block. The PHY reads this value when the TXStartBlock signal is asserted. This signal is only used at the 10 GT/s signaling rate. | PCIe, USB | Table 6-16. Original PIPE Only: Command Interface Output Signals | Name | Acti<br>ve<br>Leve | Description | Relevant<br>Protocols | |--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | RxSyncHeader[3: 0] | N/A | This signal is not used in the SerDes architecture. | PCIe, USB | | | | PCI Express Mode: Only the lower two bits ([1:0]) are utilized. Provides the sync header for the MAC to use with the next 128b block. The MAC reads this value when the RxStartBlock signal is asserted. This signal is only used at the 8.0 GT/s, 16 GT/s, and 32 GT/s signaling rates. | | | | | USB Mode: Provides the sync header for the MAC to use with the next 128b block. The MAC reads this value when the RxStartBlock signal is asserted. This signal is only used at the 10.0 GT/s signaling rate. | | | | | Note: The PHY shall pass blocks and headers normally across the PIPE interface even if the decoded SyncHeader is invalid. | | ## Table 6-17. Original PIPE only: Status Interface Output Signals | Name | Active<br>Level | Description | Relevant<br>Protocols | |-------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | AlignDetect | High | This signal is not used in the SerDes architecture. | SATA | | | | Indicates receiver detection of an Align. | | | | | A PHY is only required to assert this signal when the Elasticity Buffer is running in nominal empty mode. | | | | | The PHY shall only toggle this signal after obtaining bit and symbol lock. | | | | | Each ALIGN received shall map to AlignDetect being asserted for one PCLK. | | | | | The spacing between PCLK pulses for ALIGNs should map analog spacing of received ALIGNs as closely as possible. However there is no guarantee to have PCLK domain spacing between back to back AlignDetect pulses match the analog spacing exactly due to differences in the receive clock domain and the PCLK domain. | | | | | For example: 1.5 GT/s with 8-bit data path PCLK=150MHz, the nominal spacing is 4 PCLK's. | | | | | 3.0 GT/s with 8-bit data path PCLK=300MHz, the nominal spacing is 4 PCLK's. | | | | | 6.0 GT/s with 16-bit data path PCLK=300MHz, the nominal spacing is every other PCLK. | | | | | Due to differences in the PCLK and receive clocks, the nominal spacing can be off by one PCLK in either direction. In the example with PCLK rate being equal to Gen3 received clock rate, clock domain crossing could lead to AlignDetect being asserted for consecutive PCLK cycles without gap. | | # 6.4 External Signals – Common for SerDes and Original PIPE Table 6-18. External Input Signals | Name | Activ<br>e<br>Level | Description | Relevant<br>Protocols | |------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------| | CLK | Edge | This differential Input is used to generate the bit-rate clock for the PHY transmitter and receiver. Specs for this clock signal (frequency, jitter,) are implementation dependent and must be specified for each implementation. This clock may have a spread spectrum modulation. | PCIe,<br>SATA, USB,<br>DisplayPort,<br>USB4 | | PCLK | Rising<br>Edge | This signal is relevant for "PCLK as PHY Input" mode only. All data movement across the parallel interface is synchronized to this clock. This clock operates at a frequency set by PCLK Rate. The rising edge of the clock is the reference for all signals. Spread spectrum modulation on this clock is allowed. | PCIe,<br>SATA, USB,<br>DisplayPort,<br>USB4 | # **Table 6-19. External Output Signals** | Name | Active<br>Level | Description | Relevant<br>Protocols | |------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | PCLK Rising Edge | | This signal is relevant for "PCLK as PHY Output" mode only. | PCIe,<br>SATA, USB | | | | All data movement across the parallel interface is synchronized to this clock. This clock operates at a frequency set by <i>PCLK Rate</i> . The rising edge of the clock is the reference for all signals. Spread spectrum modulation on this clock is allowed. | | | Max PCLK | Rising<br>Edge | Parallel interface data clock. This fixed rate clock operates at the rate advertised in the PHY datasheet subject to the following limitations: | PCIe,<br>SATA, USB,<br>DisplayPort,<br>USB4 | |----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------| | | | PCI Express Mode: | | | | | Max rate supported Maximum Max PCLK 2.5 GT/s 5.0 GT/s 5.0 GT/s 6.0 GT/s 1000 MHz. 16.0 GT/s 2000 MHz. 32.0 GT/s 4000 Mhz 64.0 GT/s 4000 Mhz This clock is provided whenever PCLK is active. | | | | | SATA Mode: Max rate supported Maximum Max PCLK 1.5 GT/s 3.0 GT/s 6.0 GT/s 600 MHz. This clock is provided whenever PCLK is active. | | | | | USB Mode: Max rate supported Maximum Max PCLK 5.0 GT/s 500 MHz. 10.0 GT/s 1250 MHz. This clock is provided whenever PCLK is active. | | | | | USB4 Mode: Max rate support Maximum Max PCLK 10 GT/s 1250 Mhz 20 GT/s 2500 Mhz | | | | | Spread spectrum modulation on this clock is allowed. | | | | | This signal is optional for most cases in "PCLK as PHY Output" mode and required for "PCLK as PHY Input" mode | | | DataBusWidth[1: 0] | N/A | This field reports the width of the data bus that the PHY is configured for. | PCIe,<br>SATA, USB,<br>DisplayPort, | |--------------------|-----|------------------------------------------------------------------------------|-------------------------------------| | | | This field is optional. | USB4 | | | | For Original PIPE architecture: | | | | | [1] [0] Description | | | | | 0 0 32-bit mode | | | | | 0 1 16-bit mode | | | | | 1 0 8-bit mode | | | | | 1 1 Reserved | | | | | For SerDes architecture: | | | | | [1] [0] Description | | | | | 0 0 10-bit mode | | | | | 0 1 20-bit mode | | | | | 1 0 40-bit mode | | | | | 1 1 80-bit mode | | ## 7 PIPE Message Bus Address Spaces The PIPE specification defines 12-bit address spaces to enable the message bus interface; the MAC and the PHY each implement unique 12-bit address spaces as shown in Figure 7-1. These address spaces are used to host registers associated with certain PIPE operations. The MAC and PHY access specific bits in the registers to initiate operations, to participate in handshakes, or to indicate status. The MAC initiates requests on the message bus interface to access registers hosted in the PHY address space. The PHY initiates requests on the message bus interface to access registers hosted in the MAC address space. Each 12-bit address space is divided into four main regions: receiver address region, transmitter address region, common address region, and vendor specific address region. The receiver address region is used to configure and report status related to receiver operation; it spans the 1024KB region from 12'h000 to 12'h3FF and supports up to two receivers with 512KB allocated to each. The transmitter address region is used to configure and report status related to transmitter operation; it spans the 1024KB region from 12'h400 to 12'h7FF and supports up to two transmitters, TX1 and TX2, with a 512KB region associated with each. The common address region hosts registers relevant to both receiver and transmitter operation; it spans the 1024KB region from 12'h800 to 12'hBFF and supports up two sets of Rx/Tx pairs with 512KB allocated toward the common registers for each pair. The vendor specific address region is the 1024K region from 12'hC00 to 12'hFFF and enables individual vendors to define registers as needed outside of those defined in this PIPE specification. As noted above, the address space is defined to support configurable Rx/Tx pairs. Up to two differential pairs are assumed to be operational at any one time. Supported combinations are one Rx and one Tx pair, two Tx pairs, or two Rx pairs. Figure 7-1. Message Bus Address Space The PCIe RX margining operations and elastic buffer depth are controlled via registers hosted in these address spaces. Additionally, several legacy pipe control and status signals have been mapped into registers hosted in these address spaces. The following subsections define the PHY registers and the MAC registers. Individual register fields are specified as required or optional. In addition, each field has an attribute description of either level or 1-cycle assertion. When a level field is written, the value written is maintained by the hardware until the next write to that field or until a reset occurs. When a 1-cycle field is written to assert the value high, the hardware maintains the assertion for only a single cycle and then automatically resets the value to zero on the next cycle. ## 7.1 PHY Registers Table 7-1 lists the PHY registers and their associated address. The details of each register are provided in the subsections below. To support configurable pairs, the same registers defined for RX1 are also defined for RX2, the same registers defined for TX1 are defined for TX2, and the same registers defined for CMN1 are defined for CMN2. Only two differential pairs are active at a time based on configuration; valid combinations correspond to registers defined in RX1+TX1+CMN1, RX1+RX2+CMN1+CMN2, or TX1+TX2+CMN1+CMN2. A PHY that does not support configurable pairs only implements registers defined for RX1, TX1, and CMN1. **Table 7-1 PHY Registers** | Byte Address | Register Name | Notes | |---------------|-----------------------------------------------------|-----------------------------| | 12'h0 | RX1: RX Margin Control0 | | | 12'h1 | RX1: RX Margin Control1 | | | 12'h2 | RX1: Elastic Buffer Control | N/A for SerDes Architecture | | 12'h3 | RX1: PHY RX Control0 | N/A for SerDes Architecture | | 12'h4 | RX1: PHY RX Control1 | | | 12'h5 | RX1: PHY RX Control2 | | | 12'h6 | RX1: PHY RX Control3 | | | 12'h7 | RX1: Elastic Buffer Location Update Frequency | N/A for SerDes Architecture | | 12'h8 | RX1: PHY RX Control4 | Some fields N/A for SerDes | | | | Architecture | | 12'h9-12'h1FF | RX1: Reserved | | | 12'h200 to | RX2: Same registers are defined in this region for | | | 12'h3FF | RX2 as for RX1 above. | | | 12'h400 | TX1: PHY TX Control0 | N/A for SerDes Architecture | | 12'h401 | TX1: PHY TX Control1 | N/A for SerDes Architecture | | 12'h402 | TX1: PHY TX Control2 | | | 12'h403 | TX1: PHY TX Control3 | | | 12'h404 | TX1: PHY TX Control4 | | | 12'h405 | TX1: PHY TX Control5 | | | 12'h406 | TX1: PHY TX Control6 | | | 12'h407 | TX1: PHY TX Control7 | | | 12'h408 | TX1: PHY TX Control8 | | | 12'h409 | TX1: PHY TX Control9 | | | 12'h40A- | TX1: Reserved | | | 12'h5FF | | | | 12'h600- | TX2: Same registers are defined in this region for | | | 12'h7FF | TX2 as for TX1 above | | | 12'h800 | CMN1: PHY Common Control0 | N/A for SerDes Architecture | | 12'h801- | CMN1: Reserved | | | 12'h9FF | | | | 12'hA00 - | CMN2: Same registers are defined in this region for | | | 12'BFF | CMN2 as for CMN1 above | |----------|------------------------| | 12'hC00- | VDR: Reserved | | 12'hFFF | | ## 7.1.1 Address 0h: RX Margin Control0 This register is used along with RX Margin Control1 to control PCIe Lane Margining at the Receiver. | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|------------|------------------------------------------------------------| | [7:4] | 0h | N/A | N/A | Reserved | | [5:4] | 0h | Level | PCIe | <b>Voltage Margining Eye</b> – This field is used only | | | | | | for 64 GT/s signaling rate, which uses PAM4. | | | | | | This field indicates which of the 3 eyes is being | | | | | | margined for voltage. (Timing margining occurs | | | | | | simultaneously for all 3 eyes). | | | | | | 0 – Bottom Eye | | | | | | 1 – Middle Eye | | | | | | 2 – Top Eye | | | | | | 3 Reserved | | [3] | 0h | 1-cycle | PCIe | Sample Count Reset – This field is used to reset | | | | | (Optional) | the 'Sample Count[6:0]' field of the RX Margin | | | | | | Status1 register. | | [2] | 0h | 1-cycle | PCIe | <b>Error Count Reset</b> – This field is used to reset the | | | | | (Optional) | 'Error Count[5:0]' field of the RX Margin Status2 | | | | | | register. | | [1] | 0h | Level | PCIe | Margin Voltage or Timing – This field is used to | | | | | | select between margining voltage (1'b0) or | | | | | | margining timing (1'b1). The value can be | | | | | | changed only when margining is stopped. | | [0] | 0h | Level | PCIe | Start Margin – This field is used to start and stop | | | | | | margining. A transition from 1'b0 to 1'b1 starts | | | | | | the margining process. A transition from 1'b1 to | | | | | | 1'b0 stops the margining process. | ## 7.1.2 Address 1h: RX Margin Control1 This register is used along with RX Margin Control0 to control PCIe RX margining. | Bit | Default | Attribute | Required | Description | |-----|---------|-----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7] | 0h | Level | PCIe | Margin Direction – This field is used to control | | | | | | time or voltage direction for margining. For timing margining, this field steps time left (1'b0) or right (1'b1). For voltage margining, this field steps voltage up (1'b0) or down (1'b1). This value can be changed only when margining is stopped. This field should by ignored by PHYs that do not support | $<sup>^{8}</sup>$ Note: This is reversed from the timing margining direction convention used in the PCI Express Base Specification. \_ | | | | | individual time or voltage margining as advertised in the PHY datasheet. | |-------|----|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [6:0] | Oh | Level | PCIe | Margin Offset – This field is used to change the margin offset a number of steps from the default position. This value can be changed even during the margining process. | #### 7.1.3 Address 2h: Elastic Buffer Control This register is used to control the elastic buffer depth, enabling the controller to optimize latency in nominal half full mode. The ability to control elastic buffer depth is an optional feature that may be especially beneficial for retimers operating in PCIe SRIS mode. | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|------------|----------------------------------------------------| | [7:0] | 0h | Level | PCIe | Elastic Buffer Depth Control – This field is used | | | | | (optional) | to set the elastic buffer depth. The MAC must | | | | | | choose from the supported values advertised in the | | | | | | PHY datasheet. This value can only be changed | | | | | | during transmission of TS1 ordered sets. The PHY | | | | | | performs the adjustment as quickly as possible | | | | | | without waiting for SKPs. The PHY signals | | | | | | completion of elastic buffer depth adjustment by | | | | | | setting the Elastic Buffer Status register. | | | | | | | | | | | | Note: This field is not used in the SerDes | | | | | | architecture. | #### 7.1.4 Address 3h: PHY RX Control0 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|---------------|--------------------------------------------------------------------------------------------| | [7:2] | 0h | N/A | N/A | Reserved | | [1] | Oh | Level | PCIe,<br>USB, | <b>RxPolarity</b> – This field is used to control polarity inversion on the received data. | | | | | SATA | Value Description | | | | | | 0 PHY does no polarity inversion | | | | | | 1 PHY does polarity inversion | | | | | | Note: This field is not used in the SerDes architecture. | | [0] | 0h | Level | PCIe | <b>Elasticity Buffer Mode</b> – This field is used to | | | | | (optional), | select the Elasticity Buffer operating mode. | | | | | SATA | Value Description | | | | | (optional), | 0 Nominal Half Full Buffer mode | | | | | USB | 1 Nominal Empty Buffer Mode | | | | | (optional) | | | | | | | This field can only be changed when the receiver is | | | | | | OFF and Pclk is running, e.g. P0 with RXStandby | | | | | | asserted or P1. | | | This field is not valid when TxDetectRx/Loopback is asserted. The PHY is responsible for switching to Nominal Half Full Buffer mode when loopback slave is requested. The PCS is responsible for making stream switch and abiding by PCIE base spec rules for slave loopback stream switching, e.g. switch on 10b boundary in 8b/10b modes, etc. | |--|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Note: This field is not used in the SerDes architecture. | ## 7.1.5 Address 4h: PHY RX Control1 This register is used to control receiver functionality. | Bit | Default | Attribute | Required | Description | |-------|---------|--------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:2] | 0h | N/A | N/A | Reserved | | [1] | Oh | 1-cycle | PCIe<br>(optional),<br>USB<br>(optional),<br>USB4<br>(optional) | IORecal – This field is set to '1' to request the PHY to do an RX recalibration. The controller asserts this signal either in response to PhyIORecalRequest or autonomously if it determines a recalibration is needed. The PHY indicates completion of recalibration via the IORecalDone bit. The PHY advertises in its datasheet via the PhyRecalRequirement parameter whether this | | [0] | Oh | Level<br>(USB),<br>1-cycle<br>(PCIe) | USB,<br>PCIe<br>(optional) | RxEqTraining – This field is set to 1'b1 to instruct the receiver to bypass normal operation to perform equalization training. While performing training the state of the RxData interface is undefined. Implementation of this bit is optional for PCIe. The PHY advertises in its datasheet via the PCIeRxEqTrainRequirement parameter whether this functionality is required. If implemented for PCIe, a full handshake with RxEqTrainDone is required. | ## 7.1.6 Address 5h: PHY RX Control2 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|-------------| | [7:3] | 0h | N/A | N/A | Reserved | | [2:0] | 0h | N/A | N/A | Reserved | ## 7.1.7 Address 6h: PHY RX Control3 This register is used to control receiver functionality. | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:3] | 0h | N/A | N/A | Reserved | | [2] | Oh | Level | PCIe | InvalidRequest – This field is used to indicate that the Link Evaluation feedback requested a link partner TX EQ setting that was out of range. The MAC sets this bit to '1' when it detects an out of range error locally based on calculated link partner transmitter coefficients based on the last valid link equalization feedback or it receives a NACK response from the link partner. The MAC resets this bit to '0' the next time it asserts RxEQEval. When a MAC sets this bit, it shall subsequently ask the PHY to perform an RxEQ evaluation using the last valid setting a second time. | | [1] | Oh | Level | PCIe, USB4,<br>DisplayPort<br>RX (optional) | GT/s, 32 GT/s, and 64 GT/s signaling rates. RxEqInProgress – This field is used by the MAC to indicate when link equalization evaluation is in progress. The PHY may optionally use this field to enable and disable functionality that is only needed during link equalization evaluations. For PCIe: The MAC sets this bit to '1' at the same time as it sets RxEqEval to '1' in phase 2 or phase 3 of the link equalization process. The MAC resets this bit to '0' at the end of phase 2 or phase 3. | | [0] | Oh | Level | PCIe, USB4,<br>DisplayPort<br>RX (optional) | <b>RxEqEval</b> This field is set to '1' by the MAC to instruct the PHY to start evaluation of the far end transmitter TX EQ settings. For PCI Express, this field is only used at the 8.0 GT/s, 16 GT/s, 32 GT/s, and 64 GT/s signaling rates. | ## 7.1.8 Address 7h: Elastic Buffer Location Update Frequency | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|-----------------------------------------------------| | [7:0] | 5h | Level | No | ElasticBufferLocationUpdateFrequency This | | | | | | field specifies the maximum update frequency to the | | | ElasticBufferLocation field; the frequency of update | |--|----------------------------------------------------------| | | should not exceed 16*N symbol times, where N is | | | the value programmed in this register. | | | Note: This field is not used in the SerDes architecture. | #### 7.1.9 Address 8h: PHY RX Control4 This register is used to control receiver functionality. | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:2] | 0h | N/A | N/A | Reserved | | [1] | Oh | 1-cycle | PCIe,<br>USB | ElasticBufferResetControl – When asserted, this signal causes the PHY to initiate an EB reset sequence. See section 8.13.3.1 for details. Note: This field is not used in the SerDes architecture | | [0] | Oh | Level | PCIe,<br>USB | BlockAlignControl – This field controls whether the PHY performs block alignment. When BlockAlignControl=0 the PHY disables searching for EIEOS (PCIe)/SYNC OS (USB) on a bit boundary. When BlockAlignControl = 1 the PHY enables searching for EIEOS(PCIe)/SYNC OS (USB) on a bit boundary. A MAC shall set BlockAlignControl to the same value for all active lanes in a link. A MAC shall set BlockAlignControl to '0' when in a datastream and shall set it to '1' otherwise. This field is only used at the PCI Express 8.0 GT/s, 16 GT/s, 32 GT/s, and 64 GT/s signaling rates and at the USB 10.0 GT/s signaling rate. When the PHY is in Loopback Slave mode it ignores BlockAlignControl and is responsible for maintaining alignment. Note: This field is not used in the SerDes architecture. | ## 7.1.10 Address 400h: PHY TX Control0 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|-------------| | [7:2] | 0h | N/A | N/A | Reserved | | [1:0] | Oh | Level | SATA | TX Pattern[1:0] – This field controls which pattern the PHY sends at the Gen 1 rate when sending OOB or initialization signaling. The PHY transmits this pattern at the Gen 1 rate regardless of what rate the PHY is configured at. | |-------|----|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | 400 ALIGN<br>400 D24.3<br>2 D10.2<br>3 Reserved | | | | | | See Section 8.22 for a more detailed description of the usage of these pins. | | | | | | Note: This field is not used in the SerDes architecture. | ## 7.1.11 Address 401h: PHY TX Control1 This register is used to control transmitter functionality. | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:1] | 0h | N/A | N/A | Reserved | | [0] | Oh | Level | USB | TxOnesZeros – This field is used when transmitting USB compliance patterns CP7 or CP8. When this field is set, the transmitter to transmit an alternating sequence of 50-250 ones and 50-250 zeros – regardless of the state of the TxData interface. This field is only applicable to 8b/10b modes. Note: This field is not used in the SerDes architecture. | ## 7.1.12 Address 402h: PHY TX Control2 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|-------------------------------------------------------| | [7:6] | 0h | Level | PCIe | TxDeemph_Cminus1[7:6] - | | | | | | TxDeemph_Cminus1[7:0] is part of a set of fields | | | | | | which selects transmitter de-emphasis and | | | | | | corresponds to precursor C <sub>-1</sub> . Please see | | | | | | TxDeemph_Cminus2[7:0], TxDeemph_Czero[7:0], | | | | | | and TxDeemph_Cplus1[7:0] for the other | | | | | | coefficients. | | | | | | | | | | | | These bits are only applicable to PCI Express | | | | | | Mode when the rate is at 64 GT/s rate; these bits | | | | | | are reserved otherwise. | | | | | | | | | | | | Note: The MAC must ensure that only supported | |-------|----|-------|-------|-----------------------------------------------------| | | | | | values are used for TxDeemph_Cminus1[7:0]. In | | | | | | cases where the implementation is required to keep | | | | | | track of TX coefficients from previous states, this | | | | | | shall be done by the MAC. | | [5:0] | 1h | Level | PCIe, | TxDeemph[5:0]/TxDeemph_Cminus1[5:0] - | | | | | USB, | compage of | | | | | USB4 | For applicable protocols with the exception of PCIe | | | | | | at 64 GT/s and higher rates, this field is | | | | | | TxDeemph[5:0] and defined as follows: | | | | | | | | | | | | This field is part of TxDeemph[17:0], which | | | | | | selects transmitter de-emphasis. | | | | | | | | | | | | PCI Express Mode, when the rate is 2.5 or 5.0 | | | | | | GT/s: | | | | | | | | | | | | Value Description | | | | | | 0 -6dB de-emphasis | | | | | | 1 -3.5dB de-emphasis | | | | | | No de-emphasis | | | | | | 3 Reserved | | | | | | | | | | | | PIPE implementations that only support 2.5 GT/s | | | | | | do not implement this field. PIPE PHY | | | | | | implementations that do not support low swing are | | | | | | not required to support the no-de-emphasis mode. | | | | | | PCI Express Mode, when the rate is 8.0 GT/s, 16 | | | | | | GT/s, or 32 GT/s: | | | | | | [5:0] C-1 | | | | | | [11:6] C0 | | | | | | [17:12] C+1 | | | | | | [[,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | | | USB Mode, when the rate is 10.0 GT/s: | | | | | | [5:0] C-1 | | | | | | [11:6] C0 | | | | | | [17:12] C+1 | | | | | | | | | | | | The field is not defined for USB Mode when the | | | | | | rate is 5.0 GT/s | | | | | | | | | | | | USB4 Mode, when the rate is 10 GT/s or 20 GT/s: | | | | | | [5:0] C-1 | | | | | | [11:6] C0 | | | | | | [17:12] C+1 | | | | | | | | | | | | Note: The MAC must ensure that only supported | | | | | | values are used for TxDeemph. In cases where the | | | | | | implementation is required to keep track of TX | | | coefficients from previous states, this sh by the MAC. | all be done | |--|-------------------------------------------------------------------------------|-------------| | | For PCIe at 64 GT/s and higher rates, the TxDeemph Cminus1[5:0]. Please refer | , | | | TxDeemph_Cminus1[7:6] for details. | | #### 7.1.13 Address 403h: PHY TX Control3 This register is used to control transmitter functionality. | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|--------------------|------------------------------------------------------------------------------------------------| | [7:6] | 0h | Level | PCIe | TxDeemph_Czero[7:6] - | | | | | | TxDeemph_Czero[7:0] field is part of a set of | | | | | | fields which select transmitter de-emphasis. This | | | | | | field corresponds to cursor C <sub>0</sub> . Please see | | | | | | TxDeemph_Cminus2[7:0], | | | | | | TxDeemph_Cminus1[7:0], and | | | | | | TxDeemph_Cplus1[7:0] for the other | | | | | | coefficients. | | | | | | These bits are only applicable to PCI Express | | | | | | Mode when the rate is at 64 GT/s rate; these bits | | | | | | are reserved otherwise. | | | | | | Note: The MAC must ensure that only supported | | | | | | values are used for TxDeemph_Czero[7:0]. In | | | | | | cases where the implementation is required to | | | | | | keep track of TX coefficients from previous | | | | | | states, this shall be done by the MAC. | | [5:0] | 0h | Level | PCIe, USB,<br>USB4 | TxDeemph[11:6]/ TxDeemph_Czero[5:0] - | | | | | USB4 | For applicable protected with the execution of | | | | | | For applicable protocols with the exception of PCIe at 64 GT/s and higher rates, this field is | | | | | | TxDeemph[11:6] and defined as follows: | | | | | | 1xDecimpii[11.0] and defined as follows. | | | | | | This field is part of TxDeemph[17:0], which | | | | | | selects transmitter de-emphasis. See | | | | | | TxDeemph[5:0] for detailed description. | | | | | | For PCIe at 64 GT/s and higher rates, this field is | | | | | | TxDeemph_Czero[5:0]. Please refer to | | | | | | TxDeemph_Czero[7:6] for details. | ## 7.1.14 Address 404h: PHY TX Control4 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|----------------------| | [7:6] | 0h | Level | PCIe | TxDeemph_Cplus1[7:6] | | | | | | TxDeemph_Cplus1[7:0] is part of a set of fields | |-------|----|-------|------------|---------------------------------------------------------| | | | | | which select transmitter de-emphasis. This field | | | | | | corresponds to post cursor C <sub>+1</sub> . Please see | | | | | | TxDeemph_Cminus2[7:0], | | | | | | TxDeemph_Cminus1[7:0], and | | | | | | TxDeemph_Czero[7:0] for the other coefficients. | | | | | | TABLETINE CECTO[7.0] for the other coefficients. | | | | | | These bits are only applicable to PCI Express | | | | | | Mode when the rate is at 64 GT/s rate; these bits | | | | | | are reserved otherwise. | | | | | | | | | | | | Note: The MAC must ensure that only supported | | | | | | values are used for TxDeemph_Cplus1[7:0]. In | | | | | | cases where the implementation is required to | | | | | | keep track of TX coefficients from previous | | | | | | states, this shall be done by the MAC. | | [5:0] | 0h | Level | PCIe, USB, | TxDeemph[17:12]/ TxDeemph_Cplus1[5:0] - | | , | | | USB4 | | | | | | | For applicable protocols with the exception of | | | | | | PCIe at 64 GT/s and higher rates, this field is | | | | | | TxDeemph[17:12] and defined as follows: | | | | | | | | | | | | This field is part of TxDeemph[17:0], which | | | | | | selects transmitter de-emphasis. See | | | | | | TxDeemph[5:0] for detailed description. | | | | | | | | | | | | For PCIe at 64 GT/s and higher rates, this field is | | | | | | TxDeemph_Cplus1[5:0]. Please refer to | | | | | | TxDeemph Cplus1[7:6] for details. | ## 7.1.15 Address 405h: PHY TX Control5 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|---------------------------------------------------------| | [7] | 0h | 1-cycle | PCIe | GetLocalPresetCoefficients – This field is used to | | | | | | request a preset to co-efficient mapping for the | | | | | | preset on LocalPresetIndex[5:0] to coefficients on | | | | | | LocalTxPresetCoefficient[17:0] | | | | | | Maximum Response time of PHY is 128 nSec. | | | | | | Note. A MAC can make this request any time after reset. | | | | | | Note. This field is only used with a PHY that | | | | | | requires dynamic preset coefficient updates | | [6] | 0h | N/A | N/A | Reserved | | [5:0] | 0h | Level | PCIe | LocalPresetIndex[5:0] – This field is used to | | | | | | indicate the index for the local PHY preset | | 11 1 11 1 | |-------------------------------------------------------------| | coefficients requested by the MAC. | | The preset index value is encoded as follows: | | | | 000000b – 8 GT/s Preset P0. | | 000001b – 8 GT/s Preset P1. | | 000010b – 8 GT/s Preset P2. | | 000011b – 8 GT/s Preset P3. | | 000100b – 8 GT/s Preset P4. | | 000101b - 8 GT/s Preset P5. | | 000110b – 8 GT/s Preset P6. | | 000111b – 8 GT/s Preset P7. | | 001000b – 8 GT/s Preset P8. | | 001001b – 8 GT/s Preset P9. | | 001010b – 8 GT/s Preset P10. | | 001011b – 16 GT/s Preset P0 | | 001100b – 16 GT/s Preset P1 | | 001101b – 16 GT/s Preset P2 | | 001110b – 16 GT/s Preset P3 | | 001111b – 16 GT/s Preset P4 | | 010000b – 16 GT/s Preset P5 | | 010001b – 16 GT/s Preset P6 | | 010010b – 16 GT/s Preset P7 | | 010011b – 16 GT/s Preset P8 | | 010100b – 16 GT/s Preset P9 | | 010101b – 16 GT/s Preset P10 | | 010110b – 32 GT/s Preset P0 | | 010111b – 32 GT/s Preset P1 | | 011000b – 32 GT/s Preset P2 | | 011001b – 32 GT/s Preset P3 | | 011010b – 32 GT/s Preset P4 | | 011011b – 32 GT/s Preset P5 | | 011100b – 32 GT/s Preset P6 | | 011101b – 32 GT/s Preset P7 | | 011110b – 32 GT/s Preset P8 | | 011111b - 32 GT/s Preset P9 | | 100000b – 32 GT/s Preset P10 | | 100000b - 52 GT/s Freset F0 | | 100011b - 64 GT/s Preset P1 | | 1000116 – 64 GT/s Preset P2 | | 1001000 – 64 GT/s Preset P3 | | 100110b – 64 GT/s Preset P4 | | 100110b – 64 GT/s Preset P5 | | 1010111b – 04 GT/s Preset P5<br>101000b – 64 GT/s Preset P6 | | 101000b – 64 GT/s Preset P7 | | 101001b – 64 GT/s Preset P8 | | 101010b – 64 GT/s Preset P8<br>101011b – 64 GT/s Preset P9 | | 101011b – 64 G1/s Preset P9<br>101100b – 64 GT/s Preset P10 | | 1011000 - 04 G1/8 FIESEL FIU | | All others – Reserved | | All others – Reserved | | | | This field is only used with a PHY that requires | |--------------------------------------------------| | dynamic preset coefficient updates. | ## 7.1.16 Address 406h: PHY TX Control6 This register is used to control transmitter functionality. | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|--------------------------------------------------------| | [7:0] | 0h | Level | PCIe | FS[7:0] This field reflects the FS value | | | | | | advertised by the link partner. The MAC shall | | | | | | only change this value when a new FS value is | | | | | | captured during link training. A PHY may | | | | | | optionally consider this value when deciding how | | | | | | long to evaluate TX equalization settings of the | | | | | | link partner. | | | | | | The MAC shall only change this field when a new | | | | | | FS value is captured during link training or if there | | | | | | is a rate change. The MAC shall drive the relevant | | | | | | 8 GT/s values when the operational rate is 8 GT/s, | | | | | | it shall drive the relevant 16 GT/s values when the | | | | | | operational rate is 16 GT/s, it shall drive the | | | | | | relevant 32 GT/s values when the operational rate | | | | | | is 32 GT/s, and it shall drive the relevant 64 GT/s | | | | | | values when the operational rate is 64 GT/s. | | | | | | Note: FS[7:6] bits are not applicable to 8 GT/s, 16 | | | | | | GT/s, and 32 GT/s operational rates as 6-bit FS | | | | | | values are defined for those rates. Bits [7:6] of this | | | | | | register are reserved on implementations that | | | | | | support only up to 32 GT/s rates. 8-bit FS values | | | | | | | | | | | | are applicable to 64 GT/s operational rates. | ## 7.1.17 Address 407h: PHY TX Control7 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|-------------------------------------------------------| | [7:0] | 0h | Level | PCIe | <b>LF[7:0]</b> – This field reflects the LF value | | | | | | advertised by the link partner. The MAC shall | | | | | | only change this value when a new LF value is | | | | | | captured during link training or when there is a rate | | | | | | change. A PHY may optionally consider this value | | | | | | when deciding how long to evaluate TX | | | | | | equalization settings of the link partner. | | | | | | The MAC shall drive the relevant 8 GT/s values | | | | | | when the operational rate is 8 GT/s, it shall drive | | | | | | the relevant 16 GT/s values when the operational | | | | | | rate is 16 GT/s, it shall drive the relevant 32 GT/s | | | | | | values when the operational rate is 32 GT/s, and it | | | shall drive the relevant 64 GT/s values when the operational rate is 64 GT/s. | |--|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Note: LF[7:6] bits are not applicable to 8 GT/s, 16 GT/s, and 32 GT/s operational rates as 6-bit LF values are defined for those rates. Bits [7:6] of this register are reserved on implementations that support only up to 32 GT/s rates. 8-bit LF values are applicable to 64 GT/s operational rates. | ## 7.1.18 Address 408h: PHY TX Control8 | Bit | Defaul | Attribut | Require | Descri | ptio | n | | |-------|--------|----------|---------|---------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | t | e | d | • | - | | | | [7:4 | 0h | N/A | N/A | Reserv | ed | | | | [3] | Oh | Level | PCIe | Swing 1 Value 0 1 Implem swing i This fie GT/s, G | menta<br>is sujeld is | Description Descri | used at the 8.0 GT/s, 16 GT/s, 32 s signaling rates. | | [2:0] | Oh | Level | PCIe | [2] 0 0 0 0 1 1 0 0 1 0 0 0 0 0 0 0 0 0 0 | _ | | Description TxMargin value 0 = Normal operating range TxMargin value 1 = 800-1200mV for Full swing* OR 400-700mV for Half swing* TxMargin value 2 = required and vendor defined TxMargin value 3 = required and vendor defined TxMargin value 4 = required and 200-400mV for Full swing* OR 100-200mV for Half swing* if the last value or vendor defined TxMargin value 5 = optional and 200-400mV for Full swing* OR 100-200mV for Half swing* if the last value OR vendor defined OR Reserved if no other values | | | | | | | supported | |--|--|-------|-------|--------|--------------------------------------| | | | 1 | 1 | 0 | TxMargin value 6 = optional and | | | | | | | 200-400mV for Full swing* OR | | | | | | | 100-200mV for Half swing* if the | | | | | | | last value OR vendor defined OR | | | | | | | Reserved if no other values | | | | | | | supported | | | | 1 | 1 | 1 | TxMargin value 7 = optional and | | | | | | | 200-400mV for Full swing* OR | | | | | | | 100-200mV for Half swing* if the | | | | | | | last value OR Reserved if no other | | | | | | | values supported | | | | | | | | | | | PIPE | imple | ement | ations that only support PCI Express | | | | mode | and t | he 2.: | 5GT/s signaling rate do not | | | | imple | ment | this f | ield. | ## 7.1.19 Address 409h: PHY TX Control9 This register is used to control transmitter functionality. | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|------------------------------------------------------------------| | [7:0] | 0h | Level | PCIe | <b>TxDeemph_Cminus2[7:0</b> ] – This field is part of a | | | | | | set of fields which select transmitter de-emphasis. | | | | | | This field corresponds to precursor C <sub>-2</sub> . Please see | | | | | | TxDeemph_Cminus1[7:0], TxDeemph_Czero[7:0], | | | | | | and TxDeemph_Cplus1[7:0] for the other | | | | | | coefficients. | | | | | | | | | | | | This is only applicable to PCI Express Mode when | | | | | | the rate is at 64 GT/s rate. For lower PCIe | | | | | | operational rates, please refer to TxDeemph[17:0]. | | | | | | | | | | | | Note: The MAC must ensure that only supported | | | | | | values are used for TxDeemph_Cminus2[7:0]. In | | | | | | cases where the implementation is required to keep | | | | | | track of TX coefficients from previous states, this | | | | | | shall be done by the MAC. | ## 7.1.20 Address 800h: PHY Common Control0 This register is used to control functionality relevant to both the receiver and the transmitter functionality. | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|-------------|----------------------------------------| | [7:1] | 0h | N/A | N/A | Reserved | | [0] | 0h | Level | PCIe | EncodeDecodeBypass This field controls | | | | | (optional), | whether the PHY performs 8b/10b (or | | | | | USB | 128b/130b) encode and decode. | | | (optional),<br>SATA | 0 – Encode/decode performed normally by the PHY. | |--|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 1 – Encode/decode bypassed. | | | | The MAC can only change this signal during reset or in a power state other than POWER_STATE_0 (SATA Mode) or P0 (PCI Express Mode). | | | | SATA Mode: | | | | | | | | When EncodeDecodeBypass is one the TxDataK and RxDataK interfaces are not used and the data bus width is 10, 20, or 40 bits. | | | | PCI Express Mode and USB Mode: | | | | When EncodeDecodeBypass is one the TxDataK and RxDataK interfaces are not used. The data bus width is 10, 20, or 40 bits if rate is 2.5 or 5.0 GT/s. The data bus width is 8, 16, or 32 bits if the rate is 8.0 GT/s, 16 GT/s, or 32 GT/s (PCI Express) or 10 GT/s (USB). The TxStartBlock and RxStartBlock signals are not used. | | | | Note: This field is not used in the SerDes architecture. | ## 7.2 MAC Registers Table 7-2 lists the MAC registers and their associated address. The details of each register are provided in the subsections below. # **Table 7-2 MAC Registers** | Byte Address | Register Name | Notes | |-----------------------|--------------------------------------------------------------------------|--------------------------------| | 12'h0 | RX1: RX Margin Status0 | | | 12'h1 | RX1: RX Margin Status1 | | | 12'h2 | RX1: RX Margin Status2 | | | 12'h3 | RX1: Elastic Buffer Status | N/A for SerDes<br>Architecture | | 12'h4 | RX1: Elastic Buffer Location | N/A for SerDes<br>Architecture | | 12'h5 | RX1: RX Status0 | | | 12'h6 | RX1: RX Control0 | | | 12'h7-12'h9 | RX1: Reserved | | | 12'hA | RX1: RX Link Evaluation Status0 | | | 12'hB | RX1: RX Link Evaluation Status1 | | | 12'hC | RX1: RX Status 4 | | | 12'hD | RX1: RX Status 5 | | | 12'hE | RX1: RX Link Evaluation Status2 | | | 12'hF | RX1: RX Link Evaluation Status3 | | | 12'h10-12'h1FF | RX1: Reserved | | | 12'h200 to<br>12'h3FF | RX2: Same registers are defined in this region for RX2 as for RX1 above. | | | 12'h400 | TX1: TX Status0 | | | 12'h401 | TX1: TX Status1 | | | 12'h402 | TX1: TX Status2 | | | 12'h403 | TX1: TX Status3 | | | 12'h404 | TX1: TX Status4 | | | 12'h405 | TX1: TX Status5 | | | 12'h406 | TX1: TX Status6 | | | 12'h407 | TX1: TX Status7 | | | 12'h408 | TX1: TX Status8 | | | 12'h409 | TX1: TX Status9 | | | 12'h40A-<br>12'h5FF | TX1: Reserved | | | 12'h600-12'h7FF | TX2: Same registers are defined in this region for TX2 as for TX1 above | | | 12'h800-12'h9FF | CMN1: Reserved | | |---------------------|----------------|--| | 12'hA00-<br>12'hBFF | CMN2: Reserved | | | 12'hC00-<br>12'hFFF | VDR: Reserved | | 7.2.1 Address 0h: RX Margin Status0 | 7.2.1 | Address 0h: RX Margin Status0 | | | | | | |-------|-------------------------------|-----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Default | Attribute | Required | Description | | | | [7:2] | 0h | N/A | N/A | Reserved | | | | [1] | Oh | 1-cycle | PCIe<br>(optional) | Margin Nak – This field is used by the PHY to indicate that a voltage margin request corresponds to an unsupported offset that falls within the advertised range. This field may be asserted in response to a change to the 'Start Margin' field or 'Margin Offset[6:0]' field or 'Margin Direction' field during voltage margining only. This field is only written once per committed write affecting either of the above three fields. When this field is set, the 'Margin Status' should not be set. The design must support the minimum voltage offset requirement stated in the PCIe base specification. Note: If the voltage margin offset requested falls outside of the PHY advertised range, the PHY is not required to communicate a NAK by setting this field; this is assumed to be a MAC error and PHY behavior is undefined. | | | | [0] | Oh | 1-cycle | PCIe | Margin Status – This field is used by the PHY to acknowledge a valid change to the 'Start Margin' field or the 'Margin Offset[6:0]' field. This field is only written once per committed write affecting either of the above two fields. For example, if both 'Start Margin' and 'Margin Offset[6:0]' are changed, but one is changed with an uncommitted write and one is changed with a committed write, this 'Margin Status' field is only written once to acknowledge both changes. | | | 7.2.2 Address 1h: RX Margin Status1 | 1.2.2 | Address III. IX Margin Status I | | | | | |-------|---------------------------------|-----------|------------|----------------------------------------------------------|--| | Bit | Default | Attribute | Required | Description | | | [7] | 0h | N/A | N/A | Reserved | | | [6:0] | 0h | Level | PCIe | <b>Sample Count</b> – This field indicates the number of | | | | | | (optional) | bits that have been margined and can increment | | | | | | | only when 'Start Margin' is asserted. The value of | | | | | | | this field is 3*log2(number of bits margined). This | | | | | | | field stops incrementing when the 'Error Count' | | | | | | | saturates. This field only resets on a PIPE reset or | | | | | | | when the MAC writes to the 'Sample Count Reset' | | | | | | | bit in the RX Margin Control1 register. This field is | | | only required if the Sampling Rate is not reported in | |-------------------------------------------------------| | the PHY datasheet. If used, this field must be | | updated by the PHY every time the associated value | | changes; implementations may collapse multiple | | updates into a single write only to avoid creating a | | backlog of writes. | 7.2.3 Address 2h: RX Margin Status2 | Bit | Default | | Required | Description | |-------|---------|-------|------------|------------------------------------------------------------| | [7:6] | 0h | N/A | N/A | Reserved | | [5:0] | 0h | Level | PCIe | <b>Error Count</b> – This field is only required if errors | | | | | (optional) | do not happen in the data stream and thus an | | | | | | independent error sampler is implemented in the | | | | | | PHY. This field is used by the PHY to report actual | | | | | | bit errors to the MAC. This field can increment | | | | | | only when 'Start Margin' is asserted. This field | | | | | | only resets on a PIPE reset or when the MAC writes | | | | | | to the 'Error Count Reset' bit in the RX Margin | | | | | | Control1 register. If used, this field must be | | | | | | updated by the PHY every time the associated value | | | | | | changes; implementations may collapse multiple | | | | | | updates into a single write to avoid creating a | | | | | | backlog of writes. | ## 7.2.4 Address 3h: Elastic Buffer Status | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:1] | 0h | N/A | N/A | Reserved | | [0] | Oh | 1-cycle | PCIe<br>(optional) | Elastic Buffer Status – The PHY sets this status bit to 1'b1 when it has completed its elastic buffer depth adjustment to the value specified in the Elastic Buffer Control register. Note: This field is not used in the SerDes | | | | | | architecture. | ## 7.2.5 Address 4h: Elastic Buffer Location | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | 0h | Level | PCIe | ElasticBufferLocation This field reflects the | | | | | (optional),<br>USB | number of entries currently in the elastic buffer. | | | | | (optional) | Whenever the number of entries in the elastic buffer changes the PHY schedules an update to this register, with the frequency of update not to exceed that programmed in the ElasticBufferLocationUpdateFrequency field. Note: This field is not used in the SerDes architecture. | ## 7.2.6 Address 5h: RX Status0 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:1] | 0h | N/A | N/A | Reserved | | [1] | Oh | 1-cycle | PCIe (optional),<br>USB (optional),<br>USB4 (optional) | IORecalDone – This field is set to '1' to indicate that an IORecal operation has successfully completed. | | [0] | Oh | 1-cycle | PCIe (optional) | RxEqTrainDone – This field is set to 1'b1 to indicate that receiver training is complete in response to an RxEqTraining request. This handshake is not applicable to RxEqTraining requests for USB as that is timer based. | #### 7.2.7 Address 6h: RX Control0 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|-------------|--------------------------------------------------| | [7:1] | 0h | N/A | N/A | Reserved | | [0] | 0h | 1-cycle | PCIe | <b>PhyIORecalRequest</b> – The PHY sets this to | | | | - | (optional), | '1' to indicate that the controller should enter | | | | | USB | Recovery and request a RX recalibration via | | | | | (optional), | the IORecal bit. | | | | | USB4 | | | | | | (optional) | The PHY advertises in its datasheet via the | | | | | | PhyRecalRequirement parameter whether this | | | | | | functionality is required. | ## 7.2.8 Address 7h: Reserved | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|-------------| | [7:0] | 0h | N/A | N/A | Reserved | #### 7.2.9 Address 8h: Reserved | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|-------------| | [7:0] | 0h | N/A | N/A | Reserved | #### 7.2.10 Address 9h: Reserved | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|-------------| | [7:0] | 0h | N/A | N/A | Reserved | #### 7.2.11 Address Ah: RX Link Evaluation Status0 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | Oh | Level | PCIe,<br>USB4,<br>DisplayPort<br>RX<br>(optional) | LinkEvaluationFeedbackFigureMerit[7:0] – This field provides the PHY link equalization evaluation Figure of Merit value. The value is encoded as an unsigned integer from 0 to 255. An encoding of 0 is the worst, and an encoding of 255 is the best. | | | | | | A PHY does not update this field if it is does not | | provide link equalization evaluation feedback using the Figure of Merit format. | |--------------------------------------------------------------------------------------------------------------| | For PCIe, this field is only used at the 8.0 GT/s, 16 GT/s, 32 GT/s, and 64 GT/s signaling rates. | | Note: The write_committed associated with an update to this field indicates that the RxEqEval has completed. | ## 7.2.12 Address Bh: RX Link Evaluation Status1 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:6] | 0h | N/A | N/A | Reserved | | | | | | _ | | | | | | 00 - No change<br>01 - Increment<br>10 - Decrement<br>11 - Reserved | | | | | | A PHY does not update this field if it is does not provide link equalization evaluation feedback using the Direction Change format. | | | | | | Note: In 8.0 GT/s mode the MAC shall ignore the C <sub>0</sub> value and use the correct value per the PCI Express specification. | | | | | | These signals are only used at the 8.0 GT/s, 16 GT/s, and 32 GT/s signaling rates. Please refer to LinkEvalFeedbackDirectionChange_8b[11:0] for 64 GT/s signaling rate. | | | | | | Note that C <sub>-1</sub> and C <sub>1</sub> are encoded as the absolute value of the actual FIR coefficient and thus incrementing or decrementing either value refers to the magnitude of the actual FIR coefficient. For example, if C <sub>-1</sub> is 000001b the FIR coefficient is negative one and a request to increment C <sub>-1</sub> will | | | increase it in the direction of 000002b which decreases the FIR coefficient. | |--|--------------------------------------------------------------------------------------------------------------| | | Note: The write_committed associated with an update to this field indicates that the RxEqEval has completed. | #### 7.2.13 Address Ch: RX Status4 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|------------------------------------------------------| | [7:6] | 0h | N/A | N/A | Reserved | | [5:0] | 0h | Level | PCIe | LocalG5FS[5:0] This field reflects the FS value for | | | | | | the PHY. These signals are only used by a PHY that | | | | | | requires dynamic preset coefficient updates. The FS | | | | | | value is valid for 32 GT/s. | | | | | | | | | | | | This field shall be updated by the PHY before the | | | | | | first PhyStatus pulse after a rate change to 32 GT/s | | | | | | or in response to GetLocalPresetCoefficients when | | | | | | LocalPresetIndex $[5:0] > 21$ and $<=32$ . | ## 7.2.14 Address Dh: RX Status5 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:6] | 0h | N/A | N/A | Reserved | | [5:0] | Oh | Level | PCIe | LocalG5LF[5:0] This field reflects the LF value for the PHY. This signal is only used by a PHY that requires dynamic preset coefficient updates. The LF value is valid for 32 GT/s. LocalG5LF[5:0] must be sampled whenever LocalG5FS[5:0] is sampled. | ## 7.2.15 Address Eh: RX Link Evaluation Status2 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7] | 0h | N/A | N/A | Reserved | | [6:4] | Oh | Level | PCIe | LinkEvalFeedbackDirectionChange_Cminus1[2:0] – This field provides link equalization evaluation feedback in the direction change format for coefficient C <sub>-1</sub> when operating at a rate of 64 GT/s. Please see LinkEvalFeedbackDirectionChange_Cminus2[2:0] for more details. | | [3] | 0h | N/A | N/A | Reserved | | [2:0] | Oh | Level | PCIe | LinkEvalFeedbackDirectionChange_Cminus2[2:0] — This field provides link equalization evaluation feedback in the direction change format for coefficient C <sub>-2</sub> when operating at a rate of 64 GT/s. For lower signaling rates, please refer to LinkEvaluationFeedbackDirectionChange[5:0]. The feedback value is encoded as follows: | | | 000 No change | |--|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 001 Increment by 1 | | | 010 Decrement by 1 | | | 011 – Increment by 2 | | | 100 – Decrement by 2 | | | 101 – Increment by 4 | | | 110 – Decrement by 4 | | | 111 Reserved | | | A PHY does not update this field if it is does not provide link equalization evaluation feedback using the Direction Change format. | | | Note that $C_{-2}$ , $C_{-1}$ , and $C_1$ are encoded as the absolute value of the actual FIR coefficient and thus incrementing or decrementing either value refers to the magnitude of the actual FIR coefficient. For example, if $C_{-1}$ is $000001b$ the FIR coefficient is negative one and a request to increment $C_{-1}$ will increase it in the direction of $000002b$ which decreases the FIR coefficient. | | | Note: The write_committed associated with an update to this field indicates that the RxEqEval has completed. | ## 7.2.16 Address Fh: RX Link Evaluation Status3 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7] | 0h | N/A | N/A | Reserved | | [6:4] | Oh | Level | PCIe | LinkEvalFeedbackDirectionChange_Cplus1[2:0] – This field provides link equalization evaluation feedback in the direction change format for coefficient C <sub>+1</sub> when operating at a rate of 64 GT/s. Please see LinkEvalFeedbackDirectionChange_Cminus2[2:0] for | | [2] | 01. | NT/A | NI/A | more details. | | [3] | 0h | N/A | N/A | Reserved | | [2:0] | Oh | Level | PCIe | LinkEvalFeedbackDirectionChange_Czero[2:0] — This field provides link equalization evaluation feedback in the direction change format for coefficient C <sub>0</sub> when operating at a rate of 64 GT/s. Please see LinkEvalFeedbackDirectionChange_Cminus2[2:0] for more details. | ## 7.2.17 Address 400h: TX Status0 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|-----------------------------------------------------------------| | [7:6] | 0h | Level | PCIe | LocalTxPresetCoefficients_Cminus1[7:6] | | | | | | LocalTxPresetCoefficients_Cminus1[7:0] is part of | | | | | | a set of four coefficients for the preset on the | | | | | | LocalPresetIndex[5:0] after a | | | | | | GetLocalPresetCoefficients request for 64 GT/s. | | | | | | This field correspond to precursor C <sub>-1</sub> . Please see | | | | | | LocalTxPresetCoefficients_Cminus2[7:0], | | | | | | LocalTxPresetCoefficients_Czero[7:0], and | | | | | | LocalTxPresetCoefficients_Cplus1[7:0] for the other coefficients. | |-------|-----|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | These bits are only applicable to PCIe at 64 GT/s or higher operational rate; these bits are reserved otherwise. | | | | | | The MAC will reflect these coefficient values on TxDeemph_Cminus1 when the MAC wishes to apply this preset. | | [5:0] | Oh | level | PCIe | These field is only updated by a PHY that requires dynamic preset coefficient updates. LocalTxPresetCoefficients[5:0]/ | | [3.0] | OII | level | rcie | LocalTxPresetCoefficients_Cminus1[5:0] | | | | | | For applicable protocols with the exception of PCIe at 64 GT/s and higher rates, this field is LocalTxPresetCoefficients[5:0] and defined as follows: | | | | | | This field forms part of LocalTxPresetCoefficients[17:0], which are the coefficients for the preset on the LocalPresetIndex[5:0] after a GetLocalPresetCoefficients request for 8 GT/s, 16 GT/s, or 32 GT/s. Please refer to LocalTxPresetCoefficients_8b[31:0] for 64 GT/s | | | | | | signaling rate. | | | | | | LocalTxPresetCoefficients[17:0] is defined as follows: | | | | | | [5:0] C <sub>-1</sub><br>[11:6] C <sub>0</sub><br>[17:12] C <sub>+1</sub> | | | | | | The MAC will reflect these coefficient values on the TxDeemph bus when MAC wishes to apply this preset. | | | | | | These field is only updated by a PHY that requires dynamic preset coefficient updates. | | | | | | For PCIe at 64 GT/s and higher rates, this field is LocalTxPresetCoefficients Cminus1[5:0]. Please refer to LocalTxPresetCoefficients Cminus1[7:6] for details. | ## 7.2.18 Address 401h: TX Status1 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:6] | 0h | level | PCIe | LocalTxPresetCoefficients_Czero[7:6] | | | | | | LocalTxPresetCoefficients_Czero[7:0] is part of a | | | | | | set of four coefficients for the preset on the | | | | | | LocalPresetIndex[5:0] after a | | | | | | GetLocalPresetCoefficients request for 64 GT/s. | | | | | | This field correspond to precursor C <sub>-1</sub> . Please see | | | | | | LocalTxPresetCoefficients_Cminus2[7:0], | | | | | | LocalTxPresetCoefficients_Czero[7:0], and | | | | | | LocalTxPresetCoefficients_Cplus1[7:0] for the other coefficients. | | | | | | These bits are only applicable to PCIe at 64 GT/s or higher operational rate; these bits are reserved otherwise. | | | | | | The MAC will reflect these coefficient values on TxDeemph_Czero when the MAC wishes to apply this preset. | | | | | | mas present | | | | | | These field is only updated by a PHY that requires | | | | | | dynamic preset coefficient updates. | | [5:0] | 0h | level | PCIe | LocalTxPresetCoefficients[11:6]/ | | | | | | LocalTxPresetCoefficients_Czero[7:6] – | | | | | | For applicable protocols with the exception of PCIe at 64 GT/s and higher rates, this field is LocalTxPresetCoefficients[11:6] and defined as follows: | | | | | | This field forms part of | | | | | | LocalTxPresetCoefficients[17:0]. See | | | | | | LocalTxPresetCoefficients[5:0] description for details. | | | | | | For PCIe at 64 GT/s and higher rates, this field is | | | | | | LocalTxPresetCoefficients_Czero[5:0]. Please refer | | | | | | to LocalTxPresetCoefficients_Czero[7:6] for details. | ## 7.2.19 Address 402h: TX Status2 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|-----------------------------------------------------------------| | [7:6] | 0h | level | PCIe | LocalTxPresetCoefficients_Cplus1[7:6] | | | | | | LocalTxPresetCoefficients_Cplus1[7:0] is part of a | | | | | | set of four coefficients for the preset on the | | | | | | LocalPresetIndex[5:0] after a | | | | | | GetLocalPresetCoefficients request for 64 GT/s. | | | | | | This field correspond to precursor C <sub>-1</sub> . Please see | | | | | | LocalTxPresetCoefficients_Cminus2[7:0], | | | | | | LocalTxPresetCoefficients_Czero[7:0], and | | | | | | LocalTxPresetCoefficients_Cplus1[7:0] for the other | | | | | | coefficients. | |-------|----|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | These bits are only applicable to PCIe at 64 GT/s or higher operational rate; these bits are reserved otherwise. | | | | | | The MAC will reflect these coefficient values on TxDeemph_Cplus1 when the MAC wishes to apply this preset. | | | | | | These field is only updated by a PHY that requires dynamic preset coefficient updates. | | [5:0] | 0h | level | PCIe | LocalTxPresetCoefficients[17:12]/ | | | | | | LocalTxPresetCoefficients_Cplus1[5:0] - | | | | | | For applicable protocols with the exception of PCIe at 64 GT/s and higher rates, this field is LocalTxPresetCoefficients[17:12] and defined as follows: | | | | | | This field forms part of | | | | | | LocalTxPresetCoefficients[17:0]. See | | | | | | LocalTxPresetCoefficients[5:0] description for details. | | | | | | details. | | | | | | For PCIe at 64 GT/s and higher rates, this field is LocalTxPresetCoefficients Cplus1[5:0]. Please refer to LocalTxPresetCoefficients Cplus1[7:6] for details. | ## 7.2.20 Address 403h: TX Status3 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:6] | 0h | N/A | N/A | Reserved | | [5:0] | Oh | Level | PCIe | <b>LocalFS[5:0]</b> This field reflects the FS value for the PHY. These signals are only used by a PHY that requires dynamic preset coefficient updates. The FS value is valid for 8 GT/s. | | | | | | This field shall be updated by the PHY before PhyStatus deasserts after RESET# and before the first PhyStatus pulse after a rate change to 8 GT/s or in response to GetLocalPresetCoefficients when LocalPresetIndex[5:0] < 11. | ## 7.2.21 Address 404h: TX Status4 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|-----------------------------------------------------------| | [7:6] | 0h | N/A | N/A | Reserved | | [5:0] | 0h | Level | PCIe | <b>LocalLF</b> [5:0] This field reflects the LF value for | | | | | | the PHY. This signal is only used by a PHY that | | | | requires dynamic preset coefficient updates. The LF value is valid for 8GT/s. | |--|--|-------------------------------------------------------------------------------| | | | LocalLF[5:0] must updated whenever LocalFS[5:0] is updated | ## 7.2.22 Address 405h: TX Status5 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:6] | 0h | N/A | N/A | Reserved | | [5:0] | Oh | Level | PCIe | <b>LocalG4FS[5:0]</b> This field reflects the FS value for the PHY. These signals are only used by a PHY that requires dynamic preset coefficient updates. The FS value is valid for 16 GT/s. | | | | | | This field shall be updated by the PHY before the first PhyStatus pulse after a rate change to 16 GT/s or in response to GetLocalPresetCoefficients when LocalPresetIndex[5:0] > 10 and <=21. | ## 7.2.23 Address 406h: TX Status6 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:6] | 0h | N/A | N/A | Reserved | | [5:0] | Oh | Level | PCIe | <b>LocalG4LF[5:0]</b> This field reflects the LF value for the PHY. This signal is only used by a PHY that requires dynamic preset coefficient updates. The LF value is valid for 16 GT/s. | | | | | | LocalG4LF[5:0] must be sampled whenever | | | | | | LocalG4FS[5:0] is sampled. | ## 7.2.24 Address 407h: TX Status7 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|-----------------------------------------------------------------| | [7:0] | 0h | level | PCIe | LocalTxPresetCoefficients_Cminus2[7:0] This | | | | | | field is part of a set of four coefficients for the preset | | | | | | on the LocalPresetIndex[5:0] after a | | | | | | GetLocalPresetCoefficients request for 64 GT/s. | | | | | | This field correspond to precursor C <sub>-2</sub> . Please see | | | | | | LocalTxPresetCoefficients_Cminus1[7:0], | | | | | | LocalTxPresetCoefficients_Czero[7:0], and | | | | | | LocalTxPresetCoefficients_Cplus1[7:0] for the other | | | | | | coefficients. | | | | | | | | | | | | For lower operational rates, please refer to | | | | | | LocalTxPresetCoefficients[17:0]. | | | | | | | | | | | | The MAC will reflect these coefficient values on | | | | | | TxDeemph_Cminus2 when the MAC wishes to | | | | apply this preset. | |--|--|----------------------------------------------------| | | | These field is only updated by a PHY that requires | | | | dynamic preset coefficient updates. | #### 7.2.25 Address 408h: TX Status8 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|------------------------------------------------------| | [7:0] | 0h | Level | PCIe | LocalG6FS[7:0] This field reflects the FS value for | | | | | | the PHY. These signals are only used by a PHY that | | | | | | requires dynamic preset coefficient updates. The FS | | | | | | value is valid for 64 GT/s. | | | | | | | | | | | | This field shall be updated by the PHY before the | | | | | | first PhyStatus pulse after a rate change to 64 GT/s | | | | | | or in response to GetLocalPresetCoefficients when | | | | | | LocalPresetIndex[5:0] > 32. | #### 7.2.26 Address 409h: TX Status9 | Bit | Default | Attribute | Required | Description | |-------|---------|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | Oh | Level | PCIe | <b>LocalG6LF[7:0]</b> This field reflects the LF value for the PHY. This signal is only used by a PHY that requires dynamic preset coefficient updates. The LF value is valid for 64 GT/s. | | | | | | LocalG6LF[7:0] must be sampled whenever LocalG6FS[7:0] is sampled. | ## 8 PIPE Operational Behavior ## 8.1 Clocking There are three clock signals used by the PHY Interface component. The first (*CLK*) is a reference clock that the PHY uses to generate internal bit rate clocks for transmitting and receiving data. The specifications for this signal are implementation dependent and must be fully specified by vendors. The specifications may vary for different operating modes of the PHY. This clock may have spread spectrum modulation that matches a system reference clock (for example, the spread spectrum modulation could come from REFCLK from the Card Electro-Mechanical Specification). The second clock (*PCLK*) is an output from the PHY in "PCLK as PHY Output" mode and an input to each PHY lane in "PCLK as PHY Input" mode and is the parallel interface clock used to synchronize data transfers across the parallel interface. This clock runs at a rate dependent on the *Rate*, *PCLK Rate*, and *PHY Mode* control inputs and data interface width. The rising edge of this clock is the reference point. This clock may also have spread spectrum modulation. CLK and PCLK must be sourced from the same reference clock and must contain the same clocking characteristics, i.e. mesochronous with each other. The third clock (*MAX PCLK*) is a constant frequency clock with a frequency determined by the maximum signaling rate supported by the PHY and is only required in "PCLK as PHY Input" mode or in all modes for a PHY that supports PCI Express at 8GT/s or higher maximum speed. The Max PCLK value should be set to the maximum PCLK supported by the PHY. ## 8.1.1 Clocking Topologies This section describes some clocking topologies that are compatible with PIPE. Figure 8-1 shows PCLK as a PHY output. This topology is only applicable for legacy PIPE implementations and is not supported for PCIe Gen5 designs, USB4 or Displayport. Figure 8-2 shows PCLK as a PHY input with the PLL residing in the PHY; the PHY provides a source for PCLK, in this case MAX PCLK) that is mesochronous to the PHY's bit rate clock. Figure 8-3 shows PCLK as a PHY input with the PLL that provides the PCLK source residing outside of the PHY; the reference clock for PLL that sources the bit rate clock and the PLL that provides the PCLK source must be the same. Figure 8-4 shows CLK as a PHY input with a single PLL that provides the source for PCLK as well as for the bit rate clock. PHY PLL CLK Figure 8-1. PCLK as PHY output Figure 8-2. PCLK as PHY Input w/PHY owned PLL Figure 8-4. PCLK as PHY Input with External PLL #### 8.2 Reset When the MAC wants to reset the PHY (e.g.; initial power on), the MAC must hold the PHY in reset until power and *CLK* to the PHY are stable. For PCLK as PHY output, the PHY signals that *PCLK* and/or Max PCLK are valid (i.e. PCLK and/or Max PCLK has been running at its operational frequency for at least one clock) and the PHY is in the specified power state by the deassertion of *PhyStatus* after the MAC has stopped holding the PHY in reset. The MAC must not perform any operational sequences until PhyStatus is returned for the Reset# deassertion. While *Reset*# is asserted the MAC should have *TxDetectRx/Loopback* deasserted, *TxElecIdle* asserted, *TxCompliance* deasserted, *PowerDown* = P1 (PCI Express mode) or *PowerDown* = P2 (USB Mode) or *PowerDown* set to the default value reported by the PHY (SATA Mode), *PHY Mode* set to the desired PHY operating mode, and *Rate* set to 2.5GT/s signaling rate for a PHY in PCI Express mode or 5.0 GT/s or 10 GT/s (highest supported) for a PHY in USB mode or any rate supported by the PHY in SATA mode. The state of *TxSwing* during *Reset*# assertion is implementation specific. *RxTermination* assertion in USB mode is implementation specific. Figure 8-5. Reset# Deassertion and PhyStatus for PCLK as PHY Output ## 8.3 Power Management #### 8.3.1 Power Management – PCI Express Mode The power management signals allow the PHY to minimize power consumption. The PHY must meet all timing constraints provided in the PCI Express Base Specification regarding clock recovery and link training for the various power states. The PHY must also meet all terminations requirements for transmitters and receivers. Four standard power states are defined, P0, P0s, P1, and P2. P0 state is the normal operational state for the PHY. When directed from P0 to a lower power state, the PHY can immediately take whatever power saving measures are appropriate. A PHY is allowed to implement additional PHY specific power states; L1 substate support requires implementation of additional PHY specific power states. A MAC may use any of the PHY specific states as long as the PCI Express base specification requirements are still met. In states P0, P0s and P1, PCLK is required to be kept operational. For all state transitions between these three states and any PHY specific states where *PCLK* is operational, the PHY indicates successful transition into the designated power state by a single cycle assertion of *PhyStatus*. Transitions into and out of P2 or a PHY specific state where *PCLK* is not operational are described below. For all power state transitions, the MAC must not begin any operational sequences or further power state transitions until the PHY has indicated that the initial state transition is completed. Mapping of PHY power states to states in the Link Training and Status State Machine (LTSSM) found in the base specification are included below. A MAC may alternately use PHY specific states as long as the base specification requirements are still met. - P0 state: All internal clocks in the PHY are operational. P0 is the only state where the PHY transmits and receives PCI Express signaling. P0 is the appropriate PHY power management state for most states in the Link Training and Status State Machine (LTSSM). Exceptions are listed below for each lower power PHY state. - P0s state: *PCLK* must stay operational. The MAC may move the PHY to this state only when the transmit channel is idle. - P0s state can be used when the transmitter is in state Tx L0s.Idle. - While the PHY is in either P0 or P0s power states, if the receiver is detecting an electrical idle, the receiver portion of the PHY can take appropriate power saving measures. Note that the PHY must be capable of obtaining bit and symbol lock within the PHY-specified time (N\_FTS with/without common clock) upon resumption of signaling on the receive channel. This requirement only applies if the receiver had previously been bit and symbol locked while in P0 or P0s states. - P1 state: Selected internal clocks in the PHY can be turned off. *PCLK* must stay operational. The MAC will move the PHY to this state only when both transmit and receive channels are idle. The PHY must not indicate successful entry into P1 (by asserting *PhyStatus*) until PCLK is stable and the operating DC common mode voltage is stable and within specification (as per the base spec). - P1 can be used for the *Disabled* state, all *Detect* states, and *L1.Idle* state (only if L1 substates are not supported) of the Link Training and Status State Machine (LTSSM). • P2 state: Selected internal clocks in the PHY can be turned off. The parallel interface is in an asynchronous mode and *PCLK* is turned off. P2 can be used for the *L1.Idle*, *L2.Idle* and *L2.TransmitWake* states of the Link Training and Status State Machine (LTSSM). PCLK as PHY Output: When transitioning into P2, the PHY must assert *PhyStatus* before *PCLK* is turned off and then deassert *PhyStatus* when PCLK is fully off and when the PHY is in the P2 state. When transitioning out of P2, the PHY asserts *PhyStatus* as soon as possible and leaves it asserted until after *PCLK* is stable. PCLK as PHY Input: When transitioning into P2, the PHY must assert *PhyStatus* for one input PCLK cycle when it is ready for PCLK to be removed. When transitioning out of P2, the PHY must assert *PhyStatus* for one input PCLK cycle as soon as possible once it has transitioned to P0 and is ready for operation. When transitioning out of a state that does not provide *PCLK* to another state that does not provide *PCLK*, the PHY asserts *PhyStatus* as soon as the PHY state transition is complete and and leaves it asserted until the MAC asserts *AsyncPowerChangeAck*. Once the MAC asserts *AsyncPowerChangeAck* the PHY deasserts *PhyStatus*. PHYs should be implemented to minimize power consumption during P2 as this is when the device will have to operate within Vaux power limits (as described in the PCI Express Base Specification). Figure 8-6 PCI Express P2 Entry and Exit with PCLK as PHY Output ## Figure 8-7 PCI Express P2 Entry and Exit with PCLK as PHY Input There is a limited set of legal power state transitions that a MAC can ask the PHY to make. Those legal transitions are: P0 to P0s, P0 to P1, P0 to P2, P0s to P0, P1 to P0, and P2 to P0. The base spec also describes what causes those state transitions. Transitions to and from any pair of PHY power states including at least one PHY specific power state are also allowed by PIPE (unless otherwise prohibited). However, a MAC must ensure that PCI Express specification timing requirements are met. For L1 substate entry, the PHY must support a state where PCLK is disabled, REFCLK can be removed, and RX electrical idle and TX common mode are on; this can be P2 or a P2-like state. Figure 8-8 illustrates how a transition into and out of an L1 substate could occur. P2 or a P2-like state maps to L1.Idle; and PhyStatus and AsyncPowerChangeAck signals are used as described earlier in this section. Alternatively, the PHY may implement L1 substate management using a single PowerDown[3:0] encoding augmented with the RxEIDetectDisable and TxCommonModeDisable signals; the PowerDown state must remain constant across L1 substate transitions when this alternative mechanism is used. Using distinct PowerDown[3:0] encodings to define the L1 substates allows flexibility to specify different exit latencies; while using RxEIDetectDisable and TxCommonModeDisable may eliminate the need to do a handshake with AsyncPowerChangeAck. The PHY may support either mechanism or both; this capability must be advertised in the PHY datasheet. The sideband mechanism of L1 substate management via RxEIDetectDisable and TxCommonModeDisable requires PCLK as PHY input mode. Figure 8-8. L1 SubState Entry and Exit with PCLK as PHY Output ## 8.3.2 Power Management – USB Mode The power management signals allow the PHY to minimize power consumption. The PHY must meet all timing constraints provided in the USB 3.1 Specification regarding clock recovery and link training for the various power states. The PHY must also meet all termination requirements for transmitters and receivers. Four power states are defined, P0, P1, P2, and P3. The P0 state is the normal operational state for the PHY. When directed from P0 to a lower power state, the PHY can immediately take whatever power saving measures are appropriate. In states P0, P1 and P2, the PCLK must be kept operational. For all state transitions between these three states, the PHY indicates successful transition into the designated power state by a single cycle assertion of *PhyStatus*. Transitions into and out of P3 are described below. For all power state transitions, the MAC must not begin any operational sequences or further power state transitions until the PHY has indicated that the initial state transition is completed. Mapping of PHY power states to states in the Link Training and Status State Machine found in the USB specification are included below. A MAC may alternately use PHY specific states as long as the base specification requirements are still met. - P0 state: All internal clocks in the PHY are operational. P0 is the only state where the PHY transmits and receives USB signaling. P0 is the appropriate PHY power management state for all cases where the link is in U0 and all other link state except those listed below for P1, P2, and P3. - P1 state: *PCLK* must stay operational. The MAC will move the PHY to this state only when the PHY is transmitting idles and receiving idles. The P1 state can be used for the *U1* link state. - P2 state: Selected internal clocks in the PHY can be turned off. *PCLK* must stay operational. The MAC will move the PHY to this state only when both transmit and receive channels are idle. The PHY must not indicate successful entry into P2 (by asserting *PhyStatus*) until PCLK is stable and the operating DC common mode voltage is stable and within specification (as per the base spec). - P2 can be used for the U2, Rx.Detect, and SS.Inactive. - P3 state: Selected internal clocks in the PHY can be turned off. The parallel interface is in an asynchronous mode and *PCLK* output is turned off. PCLK as PHY Output: When transitioning into P3, the PHY must assert *PhyStatus* before *PCLK* is turned off and then deassert *PhyStatus* when PCLK is fully off and when the PHY is in the P3 state. When transitioning out of P3, the PHY asserts *PhyStatus* as soon as possible and leaves it asserted until after *PCLK* is stable. PCLK as PHY Input: When transitioning into P3, the PHY must assert *PhyStatus* for one input PCLK cycle when it is ready for PCLK to be removed. When transitioning out of P3, the PHY must assert *PhyStatus* for one input PCLK cycle as soon as possible once it has transitioned to P0 and is ready for operation. PHYs should be implemented to minimize power consumption during P3 as this is when the device will have to operate within power limits described in the USB 3.0 Specification. - The P3 state shall be used in states SS.disabled and U3. - There is a limited set of legal power state transitions that a MAC can ask the PHY to make. Referencing the main state diagram in the USB spec and the mapping of link states to PHY power states described in the preceding paragraphs, those legal transitions are: P0 to P1, P0 to P2, P0 to P3, P1 to P0, P2 to P0, P3 to P0, and P1 to P2. The base spec also describes what causes those state transitions. U1 has strict exit latency requirements as described in the USB base specification. Figure 8-9 illustrates the timing requirements for PIPE signals associated with U1 exit with the following explanation: - T2-T1: PHY decodes LFPS and reflects it through RxElecIdle (120ns max) - T4-T3: P1 to P0 transition latency (300ns max) - T6-T5: LFPS transmit latency (100ns max) - T7-T1: 0.6 to 0.9us from USB Spec Figure 8-9. USB U1 Exit #### 8.3.3 Power Management – SATA Mode The power management signals allow the PHY to minimize power consumption. The PHY must meet all timing constraints provided in the SATA Specification regarding clock recovery and link training for the various power states. The PHY must also meet all termination requirements for transmitters and receivers. A minimum of five power states are defined, POWER\_STATE\_0 and a minimum of four additional states that meet minimum requirements defined in section 6.1. POWER\_STATE\_0 state is the normal operational state for the PHY. When directed from POWER\_STATE\_0 to a lower power state, the PHY can immediately take whatever power saving measures are appropriate. For all state transitions between POWER\_STATE\_0 and lower power states that provide PCLK, the PHY indicates successful transition into the designated power state by a single cycle assertion of *PhyStatus*. The PHY must complete transmitting all data transferred across the PIPE interface before the change in the PowerDown signals before assertion of *PhyStatus*. Transitions into and out of power states that do not provide PCLK are described below. For all power state transitions, the MAC must not begin any operational sequences or further power state transitions until the PHY has indicated that the initial state transition is completed. Power state transitions between two power states that do not provide PCLK are not allowed. Mapping of PHY power states to link states in the SATA specification is MAC specific. • POWER\_STATE\_0: All internal clocks in the PHY are operational. POWER\_STATE\_0 is the only state where the PHY transmits and receives SATA signaling. POWER\_STATE\_0 is the appropriate PHY power management state for most link states in the SATA specification. When transitioning into a power state that does not provide *PCLK*, the PHY must assert *PhyStatus* before *PCLK* is turned off and then deassert *PhyStatus* when PCLK is fully off and when the PHY is in the low power state. The PHY must leave PCLK on for at least one cycle after asserting *PhyStatus*. For PCLK as PHY output, when transitioning out of a state that does not provide *PCLK*, the PHY asserts *PhyStatus* as soon as possible and leaves it asserted until after PCLK is stable. Transitions between any pair of PHY power states (except two states that do not provide PCLK) are allowed by PIPE. However, a MAC must ensure that SATA specification timing requirements are met. ## 8.3.4 Asynchronous Deep Power Management #### 8.3.4.1 Deep Power Management Control Handshake Sequencing The PIPE specification enables deep power management states during certain PowerDown states by defining a set of asynchronous handshake signals DeepPMReq# and DeepPMAck#. During deep power management states, the PHY is permitted to take appropriate actions to reduce power such as clock gating, power gating, or power rail removal. By implementing Active State Deep Power Management mechanisms, e.g. through latency tolerance reporting or workload monitoring, the MAC determines when it can tolerate higher exit latencies and subsequently notifies the PHY that it is permitted to enter a deep power management state by asserting DeepPMReq#. The PHY acknowledges this request immediately by asserting DeepPMAck#; actual PHY entry to a deep power management state occurs after DeepPMAck# is asserted, and it is possible that PHY internal conditions may prevent entry from ever happening. Since DeepPMReq# and DeepPMAck# are asynchronous signals, PCLK is permitted to remain gated during transitions into and out of the deep power management states. The MAC directs the PHY to exit its deep power management state by deasserting DeepPMReq#. Upon detecting deassertion of DeepPMReq#, the PHY must exit its deep power management state and then signal that the exit has occurred by deasserting DeepPMAck#. The MAC confirms that the PHY is not in a deep power management state before transitioning PowerDown states; this enables PowerDown to always be used in synchronous manner when PCLK is a PHY input. Figure 8-10 illustrates the handshake sequencing for entering and exiting deep power management. 8.3.4.2 Power Removal and PHY Context Restoration after Power is Restored Prior to power gating or power rail removal in a deep power management state, a PHY may choose to save internal context to a location outside of the PHY as a power savings optimization. The MAC must guarantee that the PIPE interface is idle with no outstanding operations prior to power removal. The mechanism for saving context is not part of the PIPE specification; however, the PIPE specification does define a restore window during which context is restored and specifies required MAC and PHY behavior during and immediately after the restore window. The MAC notifies the PHY of entry to the restore window through assertion of Restore#; exit from the restore window is signaled via deassertion of the Restore# signal. Restore# must be asserted prior to power rail ramp. During the restore window, all context that was saved off prior to power gating or power rail removal is restored; during this time, the MAC and the PHY must ignore any toggling of any input PIPE interface signals, with the exception of PCLK and the Restore# signal. Upon exit from the restore window, the MAC and the PHY must immediately resume monitoring of input PIPE interface signals. After exit from the restore window, the MAC and the PHY must wait for PCLK to become active and to toggle for a minimum of 32 cycles before toggling any PIPE signals that are synchronous to PCLK. Figure 8-11 illustrates the key requirements prior to power removal and around the restore window. Figure 8-11. PHY Context Restoration after Power is Restored ## 8.4 Changing Signaling Rate, PCLK Rate, or Data Bus Width #### 8.4.1 PCI Express Mode The signaling rate of the link, PCLK rate, or the Data Bus Width can be changed only when the PHY is in the P0 or P1 power state and TxElecIdle and RxStandby (P0 only) are asserted. When the MAC changes the *Rate* signal, and/or the *Width* signal, and/or the *PCLK rate* signal in PCLK as PHY Output mode, the PHY performs the rate change and/or the width change and/or the PCLK rate change and signals its completion with a single cycle assertion of *PhyStatus*. The MAC must not perform any operational sequences, power state transitions, deassert TxElecIdle or RxStandby, or further signaling rate changes until the PHY has indicated that the signaling rate change has completed. The sequence is the same in PCLK as PHY Input mode except the MAC needs to know when the input PCLK rate or Rate, or potentially width, can be safely changed. After the MAC changes Rate and either PCLK\_Rate, Data Width, or both, any change to the PCLK can happen only after the PclkChangeOk output has been driven high by the PHY. The MAC changes the input PCLK, if necessary, and then handshakes by asserting PclkChangeAck. The PHY responds by asserting PhyStatus for one input PCLK cycle and de-asserts PclkChangeOk on the trailing edge of PhyStatus. Note: PclkChangeOk is used by the PHY if the MAC changes PCLK Rate and Rate. The PHY datasheet indicates whether the same handshake is also required for every rate change. Table 8-1 summarizes the handshake requirements. The MAC de-asserts PclkChangeAck when PclkChangeOk is sampled low and may de-assert TxElecIdle and/or RxStandby after PhyStatus is sampled high. There are instances where LTSSM state machine transitions indicate both a speed change and/or width and/or PCLK rate change and a power state change for the PHY. In these instances, the MAC must change (if necessary) the signaling rate, width and/or PCLK rate before changing the power state. | Rate | Width | PCLK | PclkChangeOK /PclkChangeAck Handshake | |--------|--------|------------|---------------------------------------| | | | Rate | Required? | | Stable | Don't | Don't care | Not applicable | | | care | | | | Change | Stable | Stable | Optional (parameter) | | Change | Stable | Change | Required | | Change | Change | Stable | Optional (parameter) | | Change | Change | Change | Required | Table 8-1. PclkChangeOK/PclkChangeAck Requirements Some PHY architectures may allow a speed change and a power state change to occur at the same time as a rate and/or width and/or PCLK rate change. If a PHY supports this, the MAC must change the rate and/or width and/or PCLK rate at the same PCLK edge that it changes the *PowerDown* signals. This can happen when transitioning the PHY from P0 to either P1 or P2 states. The completion mechanisms are the same as previously defined for the power state changes and indicate not only that the power state change is complete, but also that the rate and/or width and/or PCLK rate change is complete. #### 8.4.2 **USB Mode** The signaling rate of the link, PCLK rate, or the Data Bus Width can be changed only when the PHY is in the P0 or P2 power state and TxElecIdle and RxStandby are asserted. Any combination of at least two of the rate and width and PCLK rate, can be changed simultaneously. The MAC is not allowed to change only one of the three. When the MAC changes the Rate signal, and/or the Width signal, and/or the PCLK rate signal in PCLK as PHY Output mode, the PHY performs the rate change and/or the width change and/or the PCLK rate change and signals its completion with a single cycle assertion of *PhyStatus*. The MAC must not perform any operational sequences, power state transitions, deassert TxElecIdle or RxStandby, or further signaling rate changes until the PHY has indicated that the signaling rate change has completed. The sequence is the same in PCLK as PHY Input mode except the MAC needs to know when the input PCLK rate or Rate can be safely changed. After the MAC changes PCLK Rate the change to the PCLK can happen only after the PclkChangeOk output has been driven high by the PHY. The MAC changes the input PCLK, and then handshakes by asserting PclkChangeAck. The PHY responds by asserting PhyStatus for one input PCLK cycle and de-asserts PclkChangeOk on the trailing edge of PhyStatus. Note: PclkChangeOk is only used by the PHY if the MAC changes PCLK\_Rate or Rate. The MAC de-asserts PclkChangeAck when PclkChangeOk is sampled low and may de-assert TxElecIdle and/or RxStandby after PhyStatus is sampled high. Some PHY architectures may allow a speed change and a power state change to occur at the same time as a rate and/or width and/or PCLK rate change. If a PHY supports this, the MAC must change the rate and/or width and/or PCLK rate at the same PCLK edge that it changes the *PowerDown* signals. This can happen when transitioning the PHY from P0 to either P2 or P3 states. The completion mechanisms are the same as previously defined for the power state changes and indicate not only that the power state change is complete, but also that the rate and/or width and/or PCLK rate change is complete. #### 8.4.3 SATA Mode The signaling rate of the link, PCLK rate, or the Data Bus Width can be changed only when the PHY is in POWER\_STATE\_0 and *TxElecIdle* and *RxStandby are asserted*, or in a lowpower state where PCLK is provided. When the MAC changes the *Rate* signal, and/or the *Width* signal, and/or the *PCLK rate* signal in PCLK as PHY Output mode, the PHY performs the rate change and/or the width change and/or the PCLK rate change and signals its completion with a single cycle assertion of *PhyStatus*. The MAC must not perform any operational sequences, power state transitions, deassert *TxElecIdle* or *RxStandby*, or further signaling rate and/or width changes until the PHY has indicated that the change has completed. The sequence is the same in PCLK as PHY Input mode except the MAC needs to know when the input PCLK rate can be safely changed. After the MAC changes PCLK\_Rate the change to the PCLK can happen only after the PclkChangeOk output has been driven high by the PHY. The MAC changes the input PCLK, and then handshakes by asserting PclkChangeAck. The PHY responds by asserting PhyStatus for one input PCLK cycle and de-asserts PclkChangeOk on the trailing edge of PhyStatus. Note: PclkChangeOk is only used by the PHY if the MAC changes PCLK\_Rate. The MAC de-asserts PclkChangeAck when PclkChangeOk is sampled low and may de-assert *TxElecIdle* and/or *RxStandby* after PhyStatus is sampled high. There are instances where conditions indicate both a speed change and/or width and/or PCLK rate change and a power state change for the PHY. In such cases the MAC must change the signaling rate and/or width and/or PCLK rate, before changing the power state. Some PHY architectures may allow a speed change and a power state change to occur at the same time as a rate and/or width and/or PCLK rate change. If a PHY supports this, the MAC must change the rate and/or width and/or PCLK rate at the same PCLK edge that it changes the *PowerDown* signals. The completion mechanisms are the same as previously defined for the power state changes and indicate not only that the power state change is complete, but also that the rate and/or width and/or PCLK rate change is complete. #### 8.4.4 Fixed data path implementations The figure below shows logical timings for implementations that change PCLK frequency when the MAC changes the signaling rate and PCLK is a PHY Output. Implementations that change the *PCLK* frequency when changing signaling rates must change the clock such that the time the clock is stopped (if it is stopped) is minimized to prevent any timers using *PCLK* from exceeding their specifications. Also during the clock transition period, the frequency of *PCLK* must not exceed the PHY's defined maximum clock frequency. The amount of time between when *Rate* is changed and the PHY completes the rate change is a PHY specific value. These timings also apply to implementations that keep the data path fixed by using options that make use of the TxDataValid and RxDataValid signals. Rate change with fixed data path Figure 8-12 shows logical timings for an implementation that changes PCLK frequency when the MAC changes the signaling rate and PCLK is a PHY Input. Figure 8-12 Change from PCI Express 2.5 Gt/s to 5.0 Gt/s with PCLK as PHY Input. #### 8.4.5 Fixed PCLK implementations The figure below shows logical timings for implementations that change the width of the data path for different signaling rates. PCLK may be stopped during a rate change. These timings also apply to fixed PCLK implementations that make use of the TxDataValid and RxDataValid signals. Rate change with fixed PCLK frequency ## 8.5 Transmitter Margining – PCI Express Mode and USB Mode While in the P0 power state, the PHY can be instructed to change the value of the voltage at the transmitter pins. When the MAC changes *TxMargin*[2:0], the PHY must be capable of transmitting with the new setting within 128 ns. There is a limited set of legal *TxMargin*[2:0] and *Rate* combinations that a MAC can select. Refer to the PCIe Base Specification for a complete description of legal settings when the PHY is in PCI Express Mode. Refer to the USB specification for a complete description of the legal settings when the PHY is in USB mode. Selecting Tx Margining value ## 8.6 Selectable De-emphasis – PCI Express Mode While in the P0 power state and transmitting at 5.0GT/s, 8.0 GT/s, 16 GT/s, 32 GT/s, or 64 GT/s, the PHY can be instructed to change the value of the transmitter equalization. When the signaling rate is 5.0 GT/s and the MAC changes *TxDeemph*, the PHY must be capable of transmitting with the new setting within 128 ns. When the signaling rate is 8.0 GT/s, 16 GT/s, 32 GT/s or 64 GT/s and the MAC changes *TxDeemph*, the PHY must be capable of transmitting with the new setting within 256 ns. There is a limited set of legal *TxDeemph* and *Rate* combinations that a MAC can select. Refer to the PCIe Base Specification for a complete description. The MAC must ensure that *TxDeemph* is selecting -3.5db whenever *Rate* is selecting 2.5 GT/s. Selecting Tx De-emphasis value ## 8.7 Receiver Detection - PCI Express Mode and USB Mode While in the P1 or optionally P2 power state and PCI Express mode or in the P2 or P3 power state and USB mode, the PHY can be instructed to perform a receiver detection operation to determine if there is a receiver at the other end of the link. Basic operation of receiver detection is that the MAC requests the PHY to do a receiver detect sequence by asserting *TxDetectRx/Loopback*. When the PHY has completed the receiver detect sequence, it asserts *PhyStatus* for one clock and drives the *RxStatus* signals to the appropriate code. After the receiver detection has completed (as signaled by the assertion of *PhyStatus*), the MAC must deassert *TxDetectRx/Loopback* before initiating another receiver detection, a power state transition, or signaling a rate change. Once the MAC has requested a receiver detect sequence (by asserting *TxDetectRx/Loopback*), the MAC must leave *TxDetectRx/Loopback* asserted until after the PHY has signaled completion by the assertion of *PhyStatus*. When receiver detection is performed in USB mode with the PHY in P3 or PCIe in P2, the PHY asserts PhyStatus and signals the appropriate receiver detect value until the MAC deasserts TxDetectRx/Loopback. Receiver Detect - Receiver present #### 8.8 Transmitting a beacon – PCI Express Mode When the PHY has been put in the P2 power state, and the MAC wants to transmit a beacon, the MAC deasserts *TxElecIdle* and the PHY should generate a valid beacon until *TxElecIdle* is asserted. The MAC must assert *TxElecIdle* before transitioning the PHY to P0. **Beacon Transmit** ## 8.9 Transmitting LFPS - USB Mode When the PHY is in P1 and the MAC wants to transmit LFPS, the MAC deasserts *TxElecIdle* and the PHY should generate valid LFPS until *TxElecIdle* is asserted. The MAC must assert *TxElecIdle* before transitioning the PHY to P0. The length of time *TxElecIdle* is deasserted is varied for different events. When the PHY is in P0 and the MAC wants to transmit LFPS, the MAC must assert both *TxElecIdle* and *TxDetectRx/Loopback* for the desired duration of an LFPS burst. The PHY is required to complete a full LFPS period before transitioning to SuperSpeed data, and as a consequence may drop SuperSpeed data if these requests overlap. This requirement does not apply to TxOnesZeros requests. Refer to chapter 6 in the USB 3.0 specification for more details. ### 8.10 Detecting a beacon – PCI Express Mode The PHY receiver must monitor at all times (except during reset or when RxEIDetectDisable is set) for electrical idle. When the PHY is in the P2 power state, and *RxElecIdle* is deasserted, then a beacon is being detected. ### 8.11 Detecting Low Frequency Periodic Signaling – USB Mode The PHY receiver must monitor at all times (except during reset, when RX terminations are removed, or when RxEIDetectDisable is set) for LFPS. When the PHY is in the P0, P1, P2, or P3 power state, and *RxElecIdle* is deasserted, then LFPS is being detected. The length of time *RxElecIdle* is deasserted indicates the length of time Low Frequency Periodic Signaling is detected. Refer to chapter 6 in the USB 3.0 specification for more details on the length of Low Frequency Periodic Signaling (LFPS) for various events. The PHY needs to differentiate LPFS received for Ping from Exit LFPS. When the PHY receives LFPS for up to 2 cycles only, it should deassert RxElecIdle for a maximum of 200ns. For U1, there is a strict latency requirement for a USB controller to detect and respond back as defined in the USB Spec chapter 6 LPFS section. The PHY should not take more than 120ns to deassert RxElecIdle after detecting LFPS in P0 and P1, and P2. For P3, the PHY is allowed to take us to 10us to deassert RxElecIdle. ## 8.12 Clock Tolerance Compensation This section is not applicable to SerDes Architecture. The PHY receiver contains an elastic buffer used to compensate for differences in frequencies between bit rates at the two ends of a Link. The elastic buffer must be capable of holding enough symbols to handle worst case differences in frequency and worst case intervals between symbols that can be used for rate compensation for the selected PHY mode. Two models are defined for the elastic buffer operation in the PHY. The PHY may support one or both of these models. The Nominal Empty buffer model is only supported in PCI Express, USB or SATA Mode. For the Nominal Empty buffer model the PHY attempts to keep the elasticity buffer as close to empty as possible. In Nominal Empty mode the PHY uses the RxDataValid interface to tell the MAC when no data is available. The Nominal Empty buffer model provides a smaller worst case and average latency then the Nominal Half Full buffer model, but requires the MAC to support the RxDataValid signal. The PHY removes all SKP symbols in Nominal Empty buffer mode. For the Nominal Half Full buffer model, the PHY is responsible for inserting or removing SKP symbols, ordered sets, or ALIGNs in the received data stream to avoid elastic buffer overflow or underflow. The PHY monitors the receive data stream, and when a Skip ordered-set or ALIGN is received, the PHY can add or remove one SKP symbol (PCI Express Mode at 2.5 or 5 GT/s) or four SKP symbols (PCI Express Mode at 8 GT/s, 16 GT/s, or 32 GT/s) or one SKP ordered set (USB Mode at 5 GT/s) or one ALIGN from each SKP or ALIGN as appropriate to manage its elastic buffer to keep the buffer as close to half full as possible. In USBmode at 5 GT/S the PHY shall only add or remove SKP ordered sets. In USB mode at 10 GT/s the PHY shall only add or remove multiples of four SKP symbols. Whenever SKP symbol(s) or an ordered set is added to or removed, the PHY will signal this to the MAC using the RxStatus[2:0] signals. These signals have a non-zero value for one clock cycle and indicate whether a SKP symbol or ordered set was added to or removed from the received SKP ordered-set(s). For PCI Express, the timing of RxStatus[2:0] assertion depends on the operational rate since SKP ordered sets are encoded differently in 8b/10b mode versus 128/130b mode. In PCI Express Mode at 2.5 or 5 GT/s, RxStatus[2:0] shall be asserted during the clock cycle when the COM symbol of the SKP ordered-set is moved across the parallel interface. In PCI Express Mode at 8, 16 GT/s or 32 GT/s, RxStatus[2:0] shall assert anytime between and including the start of the SKP ordered set and the SKP END symbol. In SATA Mode whenever a ALIGN symbol is added or removed, the PHY will signal this to the MAC using the RxStatus[2:0] signals. These signals have a non-zero value for one clock cycle and indicate whether an ALIGN was added or removed. RxStatus shall be asserted during the clock cycle when the first symbol of the added ALIGN is moved across the parallel interface. In PCI Express mode, the rules for operating in Nominal Empty buffer mode are as follows: - Use of RxDataValid is required - All SKP symbols of SOS are removed (8b/10b SKP or 128/130 AA) - When an empty condition happens (caused by clock drift or SOS removal) - RxValid must remain high - RxValid should only be dropped for symbol alignment loss or block alignment loss - RxDataValid must be de-asserted - RxStatus must be 0. - EB full can still occur and is considered an error - Notification of an SOS coming through the EB must be reported in the following manner - 8b/10b: COM of SOS must be passed with RxStatus = SKP removed (010), SKP symbols dropped - 128/130: Start of SOS block, with first byte SKP\_END or SKP\_END\_CTRL, must be passed with RxStatus = SKP Removed (010), all AA SKP symbols dropped - The EB is permitted to start RxDataValid as soon as data is available, but should never assert faster than the usual RxDataValid rate - i.e. rate=1, width=2, pclk\_rate=2, RxDataValid should never assert for two consecutive pclk cycles - i.e. rate=1, width=2, pclk\_rate=3, RxDataValid assertions must always have at least 3 pclk cycles of de-assertion between them - Example of valid optimization by EB: - Rate=1, width=2, pclk\_rate=3 - RxDataValid (t=0,t=1, etc., E=EB Empty): - 1000100010001000EE100010001 - Vs. non-optimized: - 1000100010001000EE00100010001 - Non-optimized design builds EB depth in-order to maintain RxDataValid fixed cycle rate In USB mode for the Nominal Empty buffer model the PHY attempts to keep the elasticity buffer as close to empty as possible. This means that the PHY will be required to insert SKP ordered sets into the received data stream when no SKP ordered sets have been received, unless the RxDataValid signal is used. The Nominal Empty buffer model provides a smaller worst case and average latency then the Nominal Half Full buffer model, but requires the MAC to support receiving SKP ordered sets any point in the data stream. In SATA mode for the Nominal Empty buffer model the PHY attempts to keep the elasticity buffer as close to empty as possible. In Nominal Empty mode the PHY uses the RxDataValid interface to tell the MAC when no data is available. The Nominal Empty buffer model provides a smaller worst case and average latency then the Nominal Half Full buffer model, but requires the MAC to support the RxDataValid signal. It is recommended that a PHY and MAC support the Nominal Empty buffer model in USB mode using the RxDataValid signal. The alternative of inserting SKPs in the data stream when no SKPs have been received is not recommended. The figure below shows a sequence where a PHY operating in PCI Express Mode added a SKP symbol in the data stream. Clock Correction - Add a SKP The figure below shows a sequence where a PHY operating in PCI Express mode removed a SKP symbol from a SKP ordered-set that only had one SKP symbol, resulting in a 'bare' COM transferring across the parallel interface. Clock Correction - Remove a SKP #### 8.13 Error Detection The PHY is responsible for detecting receive errors of several types. These errors are signaled to the MAC layer using the receiver status signals (*RxStatus*[2:0]). Because of higher level error detection mechanisms (like CRC) built into the Data Link layer there is no need to specifically identify symbols with errors, but reasonable timing information about when the error occurred in the data stream is important. When a receive error occurs, the appropriate error code is asserted for one clock cycle at the point in the data stream across the parallel interface closest to where the error actually occurred. There are four error conditions (five for SATA mode) that can be encoded on the *RxStatus* signals. If more than one error should happen to occur on a received byte (or set of bytes transferred across a 16-bit, 32-bit or 64-bit interface), the errors should be signaled with the priority shown below. - 1. 8B/10B decode error or block decode error - 2. Elastic buffer overflow - 3. Elastic buffer underflow (Cannot occur in Nominal Empty buffer model) - 4. Disparity errors - 5. Misalign (SATA mode only) If an error occurs during a SKP ordered-set or ALIGN, such that the error signaling and SKP or ALIGN added/removed signaling on *RxStatus* would occur on the same PCLK, then the error signaling has precedence. Note that the PHY does not signal 128/130B (PCI Express) or 128/132B (USB) header errors. The raw received header bits are passed across the interface and the controller is responsible for any block header error detection/handling. #### 8.13.1 8B/10B Decode Errors For a detected 8B/10B decode error, the PHY should place an EDB symbol (for PCIe or SATA) or SUB symbol (for USB) in the data stream in place of the bad byte, and encode *RxStatus* with a decode error during the clock cycle when the effected byte is transferred across the parallel interface. In the example below, the receiver is receiving a stream of bytes Rx-a through Rx-z, and byte Rx-f has an 8B/10B decode error. In place of that byte, the PHY places an EDB (for PCIe or SATA) or SUB (for USB) on the parallel interface, and sets *RxStatus* to the 8B/10B decode error code. Note that a byte that can't be decoded may also have bad disparity, but the 8B/10B error has precedence. Also note that for greater than 8-bit interface, if the bad byte is on the lower byte lane, one of the other bytes may have bad disparity, but again, the 8B/10B error has precedence. 8B/10B Decode Error #### 8.13.2 Disparity Errors For a detected disparity error, the PHY should assert *RxStatus* with the disparity error code during the clock cycle when the affected byte is transferred across the parallel interface. For greater than 8-bit interfaces, it is not possible to discern which byte (or possibly both) had the disparity error. In the example below, the receiver detected a disparity error on either (or both) Rx-e or Rx-f data bytes, and indicates this with the assertion of *RxStatus*. Optionally, the PHY can signal disparity errors as 8B/10B decode error (using code 0b100). (MACs often treat 8B/10B errors and disparity errors identically.). When operating in USBmode signaling disparity errors is optional. **Disparity Error** #### 8.13.3 Elastic Buffer Errors For elastic buffer errors, an underflow should be signaled during the clock cycle or clock cycles when a spurious symbol is moved across the parallel interface. The symbol moved across the interface should be the EDB symbol (for PCIe or SATA) or SUB symbol (for USB). In the timing diagram below, the PHY is receiving a repeating set of symbols Rx-a thru Rx-z. The elastic buffer underflows causing the EDB symbol (for PCIe) or SUB symbol (for USB) to be inserted between the Rx-g and Rx-h Symbols. The PHY drives *RxStatus* to indicate buffer underflow during the clock cycle when the EDB (for PCIe) or SUB (for USB) is presented on the parallel interface. Note that underflow is not signaled when the PHY is operating in Nominal Empty buffer mode. In this mode SKP ordered sets are moved across the interface whenever data needs to be inserted or the RxDataValid signal is used. The RxDataValid method is preferred. **Elastic Buffer Underflow** For an elastic buffer overflow, the overflow should be signaled during the clock cycle where the dropped symbol or symbols would have appeared in the data stream. For the 16-bit interface it is not possible, or necessary, for the MAC to determine exactly where in the data stream the symbol was dropped. In the timing diagram below, the PHY is receiving a repeating set of symbols Rx-a thru Rx-z. The elastic buffer overflows causing the symbol Rx-g to be discarded. The PHY drives *RxStatus* to indicate buffer overflow during the clock cycle when Rx-g would have appeared on the parallel interface. **Elastic Buffer Overflow** #### 8.13.3.1 Elastic Buffer Reset The MAC can set the ElasticBufferResetControl bit (see section 7.2.97.1.9) to initiate an EB reset sequence in the PHY. The PHY must complete the EB reset sequence within 16 PCLK cycles as follows: - Assert RxStatus to value of 1xx with RxValid - Hold RxStatus to 1xx while maintaining RxValid and RxDataValid - Move pointers back to their initial state - Release RxStatus to indicate clean data is being forwarded again ## 8.14 Loopback - For USB and PCI Express Modes the PHY must support an internal loopback as described in the corresponding base specification. - For SATA the PHY may optionally support an internal loopback mode when EncodeDecodeBypass is asserted. - In the SerDes architecture, loopback is handled in the MAC instead of the PHY. The PHY begins to loopback data when the MAC asserts *TxDetectRx/Loopback* while doing normal data transmission (i.e. when *TxElecIdle* is deasserted). The PHY must, within the specified receive and transmit latencies, stop transmitting data from the parallel interface, and begin to loopback received symbols. While doing loopback, the PHY continues to present received data on the parallel interface. The PHY stops looping back received data when the MAC deasserts *TxDetectRx/Loopback*. Transmission of data on the parallel interface must begin within the specified transmit latency. The timing diagram below shows example timing for beginning loopback. In this example, the receiver is receiving a repeating stream of bytes, Rx-a thru Rx-z. Similarly, the MAC is causing the PHY to transmit a repeating stream of bytes Tx-a thru Tx-z. When the MAC asserts TxDetectRx/Loopback to the PHY, the PHY begins to loopback the received data to the differential Tx+/Tx- lines. Timing between assertion of TxDetectRx/Loopback and when Rx data is transmitted on the Tx pins is implementation dependent. ## Loopback start The next timing diagram shows an example of switching from loopback mode to normal mode when the PHY is operating in PCI Express Mode. In PCI Express Mode, when the MAC detects an electrical idle ordered-set, the MAC deasserts *TxDetectRx/Loopback* and asserts *TxElecIdle*. The PHY must transmit at least three bytes of the electrical idle ordered-set before going to electrical idle. (Note, transmission of the electrical idle ordered-set should be part of the normal pipeline through the PHY and should not require the PHY to detect the electrical idle ordered-set). The base spec requires that a Loopback Slave be able to detect and react to an electrical idle ordered set within 1ms. The PHY's contribution to this time consists of the PHY's Receive Latency plus the PHY's Transmit Latency (see section 6.13). When the PHY is operating in USBMode, the device shall only transition out of loopback on detection of LFPS signaling (reset) or when VBUS is removed. When valid LFPS signaling is detected, the MAC transitions the PHY to the P2 power state in order to begin the LFPS handshake. # 8.15 Polarity Inversion – PCI Express and USBModes To support lane polarity inversion, the PHY must invert received data when *RxPolarity* is asserted. Inverted data must begin showing up on *RxData[]* within 20 PCLKs of when *RxPolarity* is asserted. Polarity inversion ## 8.16 Setting negative disparity (PCI Express Mode) To set the running disparity to negative, the MAC asserts *TxCompliance* for one clock cycle that matches with the data that is to be transmitted with negative disparity. For a 16-bit interface, the low order byte will be the byte transmitted where running disparity is negative. The example shows how *TxCompliance* is used to transmit the PCI Express compliance pattern in PCI Express mode. *TxCompliance* is only used in PCI Express mode and is qualified by *TxDataValid* when *TxDataValid* is being used. Setting negative disparity ## 8.17 Electrical Idle – PCI Express Mode The base spec requires that devices send an Electrical Idle ordered set before Tx+/Tx- goes to the electrical idle state. For a 16-bit interface or 32-bit interface, the MAC must always align the electrical idle ordered set on the parallel interface so that the COM symbol is on the low-order data lines (*TxDataK*[7:0]). Figure 8-13 shows an example of electrical idle exit and entry for a PCI Express 8 GT/s or 16 GT/s interface. TxDataValid must be asserted whenever TxElecIdle toggles as it is used as a qualifier for sampling TxElecIdle. Note: For SerDes architecture, 1 bit of TxElecIdle is required per 16-bits of data. Electrical Idle #### Note - TxDataValid can assert earlier before TxElecIdle toggles. - TxDataValid can de-assert anytime after TxElecIdle asserts as long as it does not overlap with the next Electrical Idle exit sequence - TxElecIdle must de-assert at the same clock TxStartBlock asserts # Figure 8-13 – PCI Express 3.0 TxDataValid Timings for Electrical Idle Exit and Entry. Note: Figure 8-13 only shows two blocks of TxData and thus TxDataValid does not de—assert during the data. Other examples in the specification show longer sequences where TxDataValid de-asserts. When data throttling is happening, TxElecIdle must be set long enough to be sampled by TxDataValid as shown in Figure 8-14. Figure 8-14. Data Throttling and TxElecIdle The PIPE specification does not require RxStandby to be asserted within any amount of time after Electrical Idle or that it be asserted at all. Individual PHYs must specify their own timing requirements for RxStandby assertion, which may vary depending on whether they have staggering requirements. #### 8.18 Link Equalization Evaluation While in the P0 power state, the PHY can be instructed to perform evaluation of the current TX equalization settings of the link partner. Basic operation of the equalization evaluation is that the MAC requests the PHY to evaluate the current equalization settings by asserting *RxEqEval*. When the PHY has completed evaluating the current equalization settings, it asserts *PhyStatus* for one clock and drives the *LinkEvaluationFeedback* signals to the appropriate feedback response. After link equalization evaluation has completed (as signaled by the assertion of *PhyStatus*), the MAC must deassert *RxEqEval* before initiating another evaluation. Figure 8-15 shows an example of the timings for a successful link equalization evaluation request. Figure 8-16 shows an example of the timings for a link equalization evaluation request resulting in feedback that is an invalid request. RxEqEval can de-assert at the same clock the corresponding PhyStatus de-asserts or later as long as RxEqEval de-asserts prior to the next RX Equalization Request. Back-to-back RxEqEval request can happen as close as one clock apart (i.e. RxEqEval can de-assert for one clock before it re-asserts again to start the next RX Equalization request ## Figure 8-15 – PCI Express 8GT/s or higher Successful Equalization Evaluation Request InvalidRequest assertion happens after the de-assertion of RxEqEval. InvalidRequest must de-assert at the same clock RxEqEval for the next RX Equalization request asserts InvalidRequest could be asserted for as little as one PCLK pulse. # Figure 8-16 – PCI Express 3.0 Equalization Evaluation Request Resulting in Invalid Feedback Once the MAC has requested link equalization evaluation (by asserting *RxEqEval*), the MAC must leave *RxEqEval* asserted until after the PHY has signaled completion by the assertion of *PhyStatus* unless the MAC needs to abort the evaluation due to high level timeouts or error conditions. To abort an evaluation the MAC de-asserts RxEqEval before the PHY has signaled completion. If the MAC aborts the evaluation the PHY must signal completion as quickly as possible. The MAC ignores returned evaluation values in an abort scenario. Note: If a race condition occurs where the MAC aborts by deasserting RxEqEval on same cycle as the PHY asserts PhyStatus then the PHY shall not take any further action. #### 8.19 Implementation specific timing and selectable parameter support PHY vendors (macrocell or discrete) must specify typical and worst case timings for the cases listed in Table 8-2. Other implementation specific parameters listed in Table 8-2 must also be specified advertised by the PHY in its datasheet. **Table 8-2 Parameters Advertised in PHY Datasheet** | Transmit Latency | Time for data moving between the parallel interface and the PCI Express, SATA or USB serial lines. Timing is measured from when the data is transferred across the parallel interface (i.e. the rising edge of $PCLK$ ) and when the first bit of the equivalent 10-bit symbol is transmitted on the $Tx+/Tx$ - serial lines. The PHY reports the latency for each operational mode the PHY supports. | |-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Note: If the transmit latency is different when EncodeDecodeBypass is asserted – the PHY must report this latency separately. | | Receive Latency | Time for data moving between the parallel interface and the PCI Express, SATA or USB serial lines. Timing is measured from when the first bit of a 10-bit symbol is available on the $Rx+/Rx$ - serial lines to when the corresponding 8-bit data is transferred across the parallel interface (i.e. the rising edge of $PCLK$ ). The PHY reports the latency for each operational mode the PHY supports. The reported latency is the nominal latency assuming the elasticity buffer is full to its nominal operating level. Note: If the receive latency is different when EncodeDecodeBypass is asserted – the PHY must report this latency separately. Additionally, the expected latency must be reported separately | | Power State After Reset | for both elasticity buffer operating modes. The PHY power state immediately following | | 1 owel State After Reset | reset. The state after reset needs to provide PCLK and have common mode off. | | | Reporting this parameter is required if the PHY supports either SATA mode or PCI Express mode at 8 GT/s. | | Loopback enable latency | Amount of time it takes the PHY to begin looping back receive data. Timed from when <i>TxDetectRx/Loopback</i> is asserted until the receive data is being transmitted on the serial pins. The PHY reports the latency for each operational mode the pHY supports. | | Transmit Beacon – PCI Express Mode. | Timed from when the MAC directs the PHY to send a beacon (power state is P2 and <i>TxElecIdle</i> is deasserted) until the beacon signaling begins at | | | the serial pins. | |---------------------------------------|------------------------------------------------------------| | Receive Beacon – PCI Express Mode | Timed from when valid beacon signaling is | | • | present at the receiver pins until RxElecIdle is | | | deasserted. | | Transmit LFPS – USB Mode | Timed from when the MAC directs the PHY | | | to send LFPS signaling until the LFPS | | | signaling begins at the serial pins. Times are | | | reported for each possible P state if the times | | | are different for different power states. | | Receive LFPS – USB Mode | Timed from when valid LFPS signaling is | | Receive LITS – USB Wode | 9 | | | present at the receiver pins until RxElecIdle | | | is deasserted. | | N_FTS with common clock (PCI Express | Number of FTS ordered sets required by the | | Mode) | receiver to obtain reliable bit and symbol | | | lock when operating with a common clock. | | | Note: This value may be required to be | | | reported separately per rate. | | N_FTS without common clock (PCI | Number of FTS ordered sets required by the | | Express Mode) | receiver to obtain reliable bit and symbol | | 1 | lock when operating without a common | | | clock. Note: This value may be required to | | | • • | | DUNAT 1 / | be reported separately per rate. | | PHY lock time | Amount of time for the PHY receiver to obtain | | | reliable bit and symbol lock after valid symbols | | | are present at the receiver. The PHY reports the | | | time for each operational mode the PHY | | DO. 4 - DO 4 DOI E | supports. | | P0s to P0 transition time PCI Express | Amount of time for the PHY to return to PO state, | | Mode. | after having been in the P0s state. Time is | | | measured from when the MAC sets the | | | PowerDown signals to P0 until the PHY asserts | | | PhyStatus. PHY asserts PhyStatus when it is | | Di Do di di DOLE | ready to begin data transmission and reception. | | P1 to P0 transition time. PCI Express | Amount of time for the PHY to return to P0 state, | | Mode. | after having been in the P1 state. Time is | | | measured from when the MAC sets the | | | PowerDown signals to P0 until the PHY asserts | | | PhyStatus. PHY asserts PhyStatus when it is | | Da Da Lilia di DOLE | ready to begin data transmission and reception. | | P2 to P0 transition time PCI Express | Amount of time for the PHY to go to P0 state, | | Mode. | after having been in the P2 state. Time is | | | measured from when the MAC sets the | | | PowerDown signals to P1 until the PHY | | D1 . D0 | deasserts PhyStatus. | | P1 to P0 transition time. USB Mode. | Amount of time for the PHY to return to P0 state, | | | after having been in the P1 state. Time is | | | measured from when the MAC sets the | | | PowerDown signals to P0 until the PHY asserts | | | <i>PhyStatus</i> . PHY asserts <i>PhyStatus</i> when it is | | P2 to P0 transition time. USB Mode. | ready to begin data transmission and reception. Amount of time for the PHY to return to P0 state, after having been in the P2 state. Time is measured from when the MAC sets the <i>PowerDown</i> signals to P0 until the PHY asserts <i>PhyStatus</i> . PHY asserts <i>PhyStatus</i> when it is ready to begin data transmission and reception. | |-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P3 to P0 transition time USB Mode. | Amount of time for the PHY to go to P0 state, after having been in the P3 state. Time is measured from when the MAC sets the <i>PowerDown</i> signals to P0 until the PHY deasserts <i>PhyStatus</i> . PHY asserts <i>PhyStatus</i> when it is ready to begin data transmission and reception. | | Power state transition times between two power states that provide PCLK. | Amount of time for the PHY to transition to a new power state. Time is measured from when the MAC sets the <i>PowerDown</i> signals to POWER_STATE_X until the PHY asserts <i>PhyStatus</i> . PHY asserts <i>PhyStatus</i> when it is ready to begin data transmission and reception. The PHY reports this transition between each pair of power states it supports in each PHY mode it supports. | | Power state transition times between a power state without PCLK and a power state with PCLK. | Amount of time for the PHY to go to a power state providing PCLK, after having been in a power state that does not provide PCLK. Time is measured from when the MAC sets the <i>PowerDown</i> signals to the new power state until the PHY deasserts <i>PhyStatus</i> . The PHY reports this time for each possible transition between a power state that does not provide PCLK and a power state that does provide PCLK. The PHY reports this transition time between each pair of power states it supports in each PHY mode it supports. | | Power state transition times between a power state without PCLK and a power state without PCLK. | Amount of time for the PHY to go to a power state without PCLK, after having been in a power state that does not provide PCLK. Time is measured from when the MAC sets the <i>PowerDown</i> signals to the new power state until the PHY deasserts <i>PhyStatus</i> . The PHY reports this time for each possible transition between a power state that does not provide PCLK and a power state that does not provide PCLK. The PHY reports this transition time between each pair of power states it supports in each PHY mode it supports. | | Supported power states. | The PHY lists each power state it supports for each PHY mode it supports. For each power state supported it reports whether PCLK is | | | provided, the state, whether state, and the Note: This is listed separa | er RxElecIdl<br>e common m<br>is done for al | e is supporte<br>ode state. | ed in the | |---------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------|---------------| | I 1 Cubatata Managament Maghaniam | | | of the fellow | rin a | | L1 Substate Management Mechanism | The PHY re | | | | | | mechanisms | | or L1 substa | ate | | | managemen | t: | | | | | 1) Excl | usively mana | aged via | | | | Pow | erDown[3:0 | ] | | | | 2) Mar | naged via RxI | ElDetectDisa | ble and | | | | ommonMod | | | | | | n of the abov | | mc ara | | | , | | c meenams | ilis arc | | | | ported | , 1 | 1 | | ShortChannelPowerControlSettingsSuppo | The PHY lis | _ | | - | | rted | | | | Control[1:0] | | | signals. For | | | | | | supports, the | | | | | | optimization | | | | | | not limited t | | | | | | 5dB, 10dB, | | | | | | equalization | | | | | | turned off or | | - | | | | | | | k recovery is | | | shared or pe | | - | ble should | | | be filled in a | and published | 1: | | | | DC- | D 4: | T/I- *4 | 0-4: | | | PowerCo | Descripti | pJ/bit | Optimiz | | | ntrolSett | on | | ation (or | | | ing | (suggeste | | specify | | | | <b>d</b> ) | | setting | | | | | | not | | | | | | supporte | | | | | | <b>d</b> ) | | | 00b | Normal | Vendor | N/A | | | (PowerC | operation | specified | | | | ontrolSett | | | | | | ing0) | | | | | | 01b | Most | Vendor | Vendor | | | (PowerC | power | specified | defined | | | (I OWCIC | Power | specifica | defilled | | | ontrolSett | optimize | specifica | defilled | | | , | _ | specifica | defined | | | ontrolSett | optimize | speemed | defined | | | ontrolSett | optimize<br>d setting | specifica | defined | | | ontrolSett | optimize<br>d setting<br>for | specifica | defined | | | ontrolSett | optimize d setting for <=5dB | specifica | defined | | | ontrolSett | optimize d setting for <=5dB channel and half | specifica | defined | | | ontrolSett | optimize d setting for <=5dB channel and half swing | specifica | defined | | | ontrolSett | optimize d setting for <=5dB channel and half swing transmitt | specifica | defined | | | ontrolSett | optimize d setting for <=5dB channel and half swing | Vendor | Vendor | | | (PowerC ontrolSett ing2) 11b (PowerC | power optimize d setting for <=10dB channel and half swing transmitt er Vendor defined | vendor specified | Vendor defined | |-----------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------| | | ontrolSett ing3) | | | | | LFPS Circuit Disable for USB Mode LFPS Circuit Disable for USB4 Mode | The PHY re<br>RxEIDetectl<br>for power sa<br>The PHY re | Disable to di<br>vings. | sable the LF | PS circuit | | | RxEIDetectl<br>for power sa | Disable to di<br>wings. | sable the LF | PS circuit | | Simultaneous Rate and Power State<br>Change | | ports if it sup<br>tate changes | | | | Data Rate change time. PCI Express Mode and SATA Mode. | rate change. MAC chang change com of <i>PhyStatus</i> each possibl supported ra | es <i>Rate</i> to w<br>plete with the<br>s. There may<br>e change bet<br>tes for each | asured from<br>hen the PHY<br>e single cloc<br>y be separate<br>ween differe<br>supported Pl | when the Y signals rate ik assertion e values for ent | | Transmit Margin values supported. PCI Express Mode and USB Mode. | 0 0<br>0 0<br>0 1<br>0 1 | <ul> <li>[0] Descrip</li> <li>0 TxMar</li> <li>1 TxMar</li> <li>0 TxMar</li> <li>1 TxMar</li> </ul> | ption gin value 0 = gin value 1 = gin value 2 = gin value 3 = | =<br>=<br>= | | | 1 0 | 1 TxMar<br>0 TxMar | gin value 4<br>gin value 5 =<br>gin value 6 =<br>gin value 7 = | = | | Max Equalization Settings for C <sub>-1</sub> | Reports the supported by and 32 GT/s number of se | y the PHY for equalization | or the 8.0 GT<br>n. The maxi | T/s, 16 GT/s,<br>mum | | Max Equalization Settings for C <sub>0</sub> | Reports the supported by and 32 GT/s number of se | y the PHY for equalization | or the 8.0 GT<br>n. The maxi | T/s, 16 GT/s,<br>mum | | Max Equalization Settings for C <sub>1</sub> | Reports the supported by | maximum nı | umber of set | tings | | | and 32 GT/s equalization. The maximum | |---------------------------------------------|---------------------------------------------------------------------------| | | number of settings must be less than 64. | | Default Equalization settings for full | - | | Default Equalization settings for full | Reports the recommended setting values for C <sub>-1</sub> , | | swing preset Pn. | $C_0$ , $C_1$ for each full swing preset. Note: This | | D 6 1 D 11 11 11 11 11 11 11 11 11 11 11 11 | should be reported separately per rate. | | Default Equalization settings for half | Reports the recommended setting values for C <sub>-1</sub> , | | swing preset Pn. | $C_0$ , $C_1$ for each half swing preset. Note: This | | | should be reported separately per rate. | | Default Equalization settings for | Reports the recommended setting values for C <sub>-1</sub> , | | recommended TX EQ value of 0 dB | C <sub>0</sub> , C <sub>1</sub> for the USB 3.1 0 dB preshoot and -2.5 dB | | preshoot and -2.5 dB de-emphasis. | de-emphasis recommended TX EQ setting. | | Default Equalization settings for | Reports the recommended setting values for C <sub>-1</sub> , | | recommended TX EQ value of 2.7 dB | C <sub>0</sub> , C <sub>1</sub> for the USB 3.1 0 dB preshoot and -2.5 dB | | preshoot and -3.3 dB de-emphasis. | de-emphasis recommended TX EQ setting. | | Default Equalization settings for | Reports the recommended setting values for C <sub>-1</sub> , | | recommended TX EQ value of 2.2 dB | $C_0$ , $C_1$ for the USB 3.2 2.2 dB preshoot and -3.1 | | preshoot and -3.1 dB de-emphasis | dB de-emphasis. | | Default Equalization settings for | Reports the recommended setting values for C <sub>-1</sub> , | | recommended TX EQ value of 0 dB | C <sub>0</sub> , C <sub>1</sub> for the USB 3.2 0 dB preshoot and 0 dB | | preshoot and 0 dB de-emphasis | de-emphasis. | | Default Equalization settings for | Reports the recommended setting values for C <sub>-1</sub> , | | recommended TX EQ value of 0 dB | C <sub>0</sub> , C <sub>1</sub> for the USB 3.2 0 dB preshoot and -3.1 dB | | preshoot and -3.1 dB de-emphasis | de-emphasis. | | | | | Default Equalization settings for | Reports the recommended setting values for C <sub>-1</sub> , | | recommended TX EQ value of 2.2 dB | C <sub>0</sub> , C <sub>1</sub> for the USB 3.2 2.2 dB preshoot and 0 dB | | preshoot and 0 dB de-emphasis | de-emphasis. | | Dynamic Preset Coefficient Update | A PHY indicates if it dynamically updates | | Support | coefficients. | | Figure of Merit range | If the PHY reports link equalization feedback in | | | the Figure of Merit format it reports the | | | maximum value it will report. The maximum | | | value must be less than 256. | | Figure of Merit for BER target | If the PHY reports link equalization feedback in | | | the Figure of Merit format it reports the | | | minimum value that the PHY estimates | | | corresponds to a link BER of E-12. | | Default Link Partner Preset[3:0] | If the PHY prefers the link parter to start with a | | | specific preset during link evaluation it reports | | | the preferred starting preset. | | | | | | The default link partner preset value is encoded | | | as follows: | | | | | | 0000b – Preset P0. | | | 0001b – Preset P1. | | | 0010b – Preset P2. | | | 0011b – Preset P3. | | | 0100b – Preset P4. | | | 0101b – Preset P5. | | | | | | 0110b – Preset P6. | | | 0111b – Preset P7. | |--------------------------------|-------------------------------------------------| | | 1000b – Preset P8. | | | 1001b – Preset P9. | | | 1010b – Preset P10. | | | 1011b – Reserved | | | 1100b – Reserved | | | 1101b – Reserved | | | 1110b – Reserved | | | 1111b – No Preference. | | | | | | Note: This should be reported separately per | | | rate. | | Beacon Support | The PHY indicates whether it supports beacon | | 11 | transmission. Beacon transmission is optional. | | | 1: Beacon transmission is supported. | | | 0: Beacon transmission is not supported. | | EncodeDecodeBypassSupport[3:0] | The PHY indicates whether it supports optional | | | EncodeDecodeBypass mode at each signaling | | | rate. | | | [0] Rate[1:0] = $0$ | | | [1] Rate[1:0] = 0 | | | [2] Rate[1:0] = 1 | | | | | | [3] Rate[1:0] = $3$ | | | The support value for each rate is an add as | | | The support value for each rate is encoded as | | | follows: | | | O. N | | | 0 - No support for EncodeDecodeBypass | | | 1 – Support for EncodeDecodeBypass | | Na Daganah asia Guna anti 1.01 | The DIIV is discrete subother it assured as | | NoDeemphasisSupport[1:0] | The PHY indicates whether it supports an | | | optional No De-emphasis signaling mode at 2.5 | | | and 5.0 GT/s signaling rates. | | | [0] Support at 2.5 GT/s | | | [1] Support at 5.0 GT/s | | | | | | The support value for each rate is encoded as | | | follows: | | | 0 – No support for a no de-emphasis signaling | | | mode. | | | 1 – Support for a no de-emphasis signaling | | | mode. | | SupportedLFPresets | List of presets the PHY supports at 8 GT/s, 16 | | | GT/s, and 32 GT/s for half swing in addition to | | | the 5 required by the base spec. | | PCLK Mode[1:0] | The PHY indicates whether it support PCLK as a | | | PHY output or PCLK as a PHY input. | | | [0] Supports PCLK as an output | | | [1] Supports PCLK as an input | | | ** | | | | | | The support value for each rate is encoded as follows: 0 – No support. 1 – Support. | |----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Configuration for a PHY that supports both PCLK modes is PHY specific. | | PHYClockInsertionDelay | A PHY that supports "PCLK as an input" mode must report the maximum delay and the minimum delay (insertion delay) for any sequential logic at the MAC/PHY interface that will use PCLK in the PHY in picoseconds. | | SupportedPhyModes | List of all modes the PHY supports for the PHY Mode[1:0] input. | | MaximumPCIExpressRate | Value for DataRate input corresponding to the maximum rate the PHY supports while in PCI Express mode. This field is undefined if the PHY does not support PCI Express mode. | | MaximumSataRate | Value for the DataRate input corresponding to the maximum rate the PHY supports while in Sata Mode. This field is undefined if the PHY does not support Sata mode. | | ListofSupportedSataModes | List of all supported signaling rate, width, PCLK rate combinations supported in Table 3-2. | | ListofSupportedPCIExpressModes | List of all supported signaling rate, width, PCLK rate combinations supported in Table 3-1. | | MaximumEntriesInElasticityBuffer | Maximum number of entries that can be stored in<br>the elasticity buffer. The PHY reports the<br>maximum number of entries for each operational<br>mode the PHY supports. | | ElasticityBufferEntrySize | Size of a data entry in the elasticity buffer in bits. The PHY reports this size for each operation mode the PHY supports. | | MaximumElasticBufferLocationUpdateFr equency | Maximum update frequency the PHY supports for updating the ElasticBufferLocation register. This field is only relevant for original PIPE architecture. | | MinimumElasticBufferLocationUpdateFr equency | Minimum update frequency the PHY supports for updating the ElasticBufferLocation register. This field is only relevant for original PIPE architecture. | | EnhancedPTMTimingSupport | The PHY indicates whether it supports optional elasticity buffer location information through the ElasticBufferLocation control signals to allow more accurate timing of received packets within the MAC. | | | TD1 | |--------------------------------------------------|------------------------------------------------| | | The support value is encoded as follows: | | | 0 – No support. | | | 1 – Support. | | L1PMSubStatesSupport | The PHY indicates whether it supports optional | | | L1 PM Substates. A PHY which supports L1 | | | PM Substates must support asynchronous power | | | state transitions. | | | | | | The support value is encoded as follows: | | | 0 – No support. | | | 1 – Support. | | RXMarginingVoltageSupported <sup>9</sup> | The PHY indicates whether it supports voltage | | Next viaigning voltage supported | margining, encoded as follows: | | | | | | 0 – No Support | | | 1 – Support. | | | The DIIV monds to enquify this walve for DCI | | | The PHY needs to specify this value for PCI | | DVIA :: G 1: D . V. 1. F. 019 | Express at 16 GT/s and 32 GT/s. | | RXMarginingSamplingRateVoltage[5:0] <sup>9</sup> | Percentage of bits margined during voltage | | | margining mode is calculated as | | | 1/64*(Sampling_Rate[5:0]+1). Allowable | | | values: 0-63. | | | | | | The PHY needs to specify this value for PCI | | | Express at 16 GT/s and 32 GT/s. | | RXMarginingSamplingRateTiming[5:0] <sup>9</sup> | Percentage of bits margined during timing | | | margining mode is calculated as | | | 1/64*(Sampling_Rate[5:0]+1). Allowable | | | values: 0-63. | | | | | | The PHY needs to specify this value for PCI | | | Express at 16 GT/s and 32 GT/s. | | RXMarginingIndependentLeftRight <sup>9</sup> | The PHY indicates whether it supports | | | independent left and right time margining. The | | | support value is encoded as follows: | | | 0 – No Support | | | 1 – Support. | | | | | | The PHY needs to specify this value for PCI | | | Express at 16 GT/s and 32 GT/s. | | RXMarginingIndependentUpDown <sup>9</sup> | The PHY indicates whether it supports | | | independent up and down voltage margining. | | | The support value is encoded as follows: | | | 0 – No Support | | | 1 – Support. | | | 1 Support | | | The PHY needs to specify this value for PCI | | | The TTT fleeds to specify this value for tel | <sup>&</sup>lt;sup>9</sup> See PCIe Base Specification. In case of discrepancy, the PCIe Base Specification shall supercede the PIPE specification. | | Express at 16 GT/s and 32 GT/s. | |-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RXMarginingIndependentErrorSampler <sup>9</sup> | The PHY indicates whether it supports an error sampler independent from the main sampler to allow higher BER's to be measured. The support value is encoded as follows: 0 – No Support 1 – Support. The PHY needs to specify this value for PCI | | | Express at 16 GT/s and 32 GT/s. | | RXMarginingVoltageSteps[6:0] <sup>9</sup> | Total number of voltage steps, minimum range +/- 50mV. A value of zero indicates that voltage margining is not supported. Allowable non-zero values: 32-127. | | | The PHY needs to specify this value for PCI Express at 16 GT/s and 32 GT/s. | | RXMarginingTimingSteps[5:0] <sup>9</sup> | Total number of timing steps, minimum range +/-0.2UI. Allowable values: 8-63. | | | The PHY needs to specify this value for PCI Express at 16 GT/s and 32 GT/s. | | RXMarginingMaxVoltageOffset[6:0] <sup>9</sup> | Offset at maximum step value as percentage of one volt. Allowable values: 5-50. | | | The PHY needs to specify this value for PCI Express at 16 GT/s and 32 GT/s. | | RXMarginingMaxTimingOffset[6:0] <sup>9</sup> | Offset at maximum step value as percentage of nominal UI. Allowable values: 20-50. | | | The PHY needs to specify this value for PCI Express at 16 GT/s and 32 GT/s. | | RXMarginingMaxLanes[5:0] <sup>9</sup> | Maximum number of lanes that can be margined simultaneously. Allowable values:1-32. Recommended value=number of lanes the PHY supports. | | | The PHY needs to specify this value for PCI Express at 16 GT/s and 32 GT/s. | | RXMarginingSampleReportingMethod <sup>9</sup> | Indicates whether a sample frequency or a sample count is reported. This value is encoded as follows: 0 – Sample Count Reported 1 – Sample Frequency Reported | | | The PHY needs to specify this value for PCI Express at 16 GT/s and 32 GT/s. | | RXMarginingMaxTimingOffsetChange[6:0] | Maximum number of steps margin offset can be changed with one command during timing margining. Allowable values: 1-127. | | | The PHY needs to specify this value for PCI | |------------------------------------------|--------------------------------------------------------------| | | Express at 16 GT/s and 32 GT/s. | | RXMarginingMaxVoltageOffsetChange[ | Maximum number of steps margin offset can be | | 6:0] | changed with one command during voltage | | | margining. Allowable values: 1-127. | | | The PHY needs to specify this value for PCI | | | Express at 16 GT/s and 32 GT/s. | | RXMessageBusWriteBufferDepth[3:0] | The PHY indicates the number of write buffer | | | entries that it has implemented to receive writes | | | from the MAC, where one entry can hold the | | | three bytes of information associated with each | | | write transaction. | | TXMessageBusMinWriteBufferDepth[3: | The PHY indicates the minimum number of | | 0] | write buffer entries it expects the MAC to | | | implement to receive writes from the PHY. | | | Allowable values: 0-8. The MAC may choose to | | | implement more than the minimum required by | | | the PHY; however, there may not be any benefit | | | in doing so. | | WidthChangeHandshakeRequirement | The PHY indicates whether it needs the MAC to | | | use the PclkChangeOk/PclkChangeAck | | | handshake for rate plus width changes. | | RateChangeHandshakeRequirement | The PHY indicates whether it needs the MAC to | | | use the PclkChangeOK/PclkChangeAck | | | handshake for all rate changes. | | AsynchReceiverDetectSupport | The PHY indicates whether is supports | | | asynchronous receiver detection in PCIe P2 power state. | | EIOS to Valid Electrical Idle Transition | The PHY indicates the value of T <sub>TX-IDLE-SET-TO</sub> - | | Time (PCIe mode) | IDLE. | | Datapath Options Supported | The PHY indicates whether it supports SerDes | | | architecture and/or Original PIPE. The PHY | | | specifies how it should be configured to use one | | | or the other option. | | Control Path Options Supported | The PHY indicates whether it support the Low | | Control I and Options Supported | Pin Count signal interface and/or the legacy | | | signal interface. The PHY specifies how it | | | should be configured to use one or the other | | | option. | | DOLD E.E. D | | | PCIeRxEqTrainRequirement | The PHY indicates whether it needs the | | | controller to implement support for | | | RxEqTraining/RxEqTrainDone handshake for PCIe. | | PhyRecalRequirement | The PHY indicates whether it needs the | | | controller to implement support for | | | PhyIORecalReques, IORecal, and IORecalDone. | | | | #### 8.20 Control Signal Decode table - PCI Express Mode Table 8-3 summarizes the encodings of four of the seven control signals that cause different behaviors depending on power state. For the other three signals, *Reset#* always overrides any other PHY activity. *TxCompliance* and *RxPolarity* are only valid when the PHY is in P0 and is actively transmitting. Note that these rules only apply to lanes that have not been 'turned off' as described in section 8 (Multi-lane PIPE). For SerDes mode, the rules summarized in Table 8-3 apply to each of the TxElecIdle[3:0] bits independently for the P0 and P0s states. There is an expectation that entering Electrical Idle must occur from MSB to LSB, i.e. valid values of TxElecIdle[3:0] are 1000b, 1100b, 1110b, 1111b, and 0000b. Figure 8-17 shows the various scenarios of valid TxElecIdle transitions. Transitions into Electrical Idle can include a single cycle of only a subset of data bytes driven to Electrical Idle followed by all data bytes in Electrical Idle; transitions out of Electrical Idle must be done simultaneously for all data bytes. For the P1 and P2 power states, all the bits of TxElecIdle[3:0] are expected to be driven to the same value so only TxElecIdle[0] needs to be decoded. Table 8-3. Control Signal Decode Table - PCI Express Mode | PowerDown[1:0] | TxDetectRx/ | TxElecIdle Description | | | | |----------------|-------------|------------------------|---------------------------------------------------------|--|--| | | Loopback | | | | | | | 0 | 0 | PHY is transmitting data. MAC is providing | | | | | | | data bytes to be sent every clock cycle. | | | | P0: 00b | 0 | 1 | PHY is not transmitting and is in electrical | | | | 10. 000 | | | idle. | | | | | 1 | 0 | PHY goes into loopback mode. | | | | | 1 | 1 | Illegal. MAC should never do this. | | | | | | 0 | Illegal. MAC should always have PHY doing | | | | | | | electrical idle while in P0s. PHY behavior is | | | | | | | undefined if <i>TxElecIdle</i> is deasserted while in | | | | | | | P0s or P1. | | | | | | | PHY is not transmitting and is in electrical | | | | P0s: 01b | Don't care | | idle. | | | | | | | Note that any data transferred across the PIPE | | | | | | 1 | interface before <i>TxElecIdle</i> is asserted, but not | | | | | | | yet signaled on the analog interface is signaled | | | | | | | before the analog interface becomes idle. | | | | | | | | | | | | | 0 | Illegal. MAC should always have PHY doing | | | | | Don't care | | electrical idle while in P1. PHY behavior is | | | | P1: 10b | | | undefined if <i>TxElecIdle</i> is deasserted while in | | | | | 0 | 1 | POS or P1. | | | | | 0 | 1 | PHY is idle. | | | | | 1 | 1 | PHY does a receiver detection operation. | | | | | Don't care | 0 | PHY transmits Beacon signaling | | | | P2: 11b | 0 | 1 | PHY is idle | | | | | | 1 | | | | | | 1 | 1 | PHY does a receiver detection operation | | | | | | 1 | <u>^</u> | | | Figure 8-17. Possible TxElecIdle[3:0] Transition Scenarios #### 8.21 Control Signal Decode table – USB Mode and USB4 Mode The following table summarizes the encodings of four of the seven control signals that cause different behaviors depending on power state. For the other three signals, *Reset#* always overrides any other PHY activity. *RxPolarity* is only valid, and therefore should only be asserted, when the PHY is in P0 and is actively transmitting. | PowerDown[1:0] | TxDetectRx/ | TxElecIdle | Description | |----------------|-------------|------------|---------------------------------------------------------| | | Loopback | | - | | | 0 | 0 | PHY is transmitting data. MAC is providing | | | | | data bytes to be sent every clock cycle. | | | 0 | 1 | PHY is not transmitting and is in electrical | | | | | idle. | | P0: 00b | | | Note that any data transferred across the PIPE | | FU. 000 | | | interface before <i>TxElecIdle</i> is asserted, but not | | | | | yet signaled on the analog interface is signaled | | | | | before the analog interface becomes idle. | | | 1 | 0 | PHY goes into loopback mode. | | | 1 | 1 | PHY transmits LFPS signaling. | | | | 0 | PHY transmits LFPS signaling | | P1: 01b | Don't care | | PHY is not transmitting and is in electrical | | P1: 01b | Don t care | 1 | idle. | | | | | | | P2: 10b | Don't care | 0 | Not allowed | | or | 0 | 1 | PHY is idle. | | P3: 11b | 1 | 1 | PHY does a receiver detection operation. | #### 8.22 Control Signal Decode table - SATA Mode The following table summarizes the encodings of the control signals that cause different behaviors in POWER\_STATE\_0. For other control signals, *Reset#* always overrides any other PHY activity. Note: The PHY transmit latency reported in section 8.190must be consistent for all the different behaviors in POWER\_STATE\_0. This means that the amount of time OOB signaling is present on the analog TX pair must be the same as the time OOB signaling was indicated on the PIPE interface. | PowerDown[2:0] | TxDetectRx/ | TxElecIdle | Description | |----------------|-------------|------------|----------------------------------------------| | | Loopback | | | | | 0 | 0 | PHY is transmitting data. MAC is | | | | | providing data bytes to be sent every clock | | | | | cycle. | | | 0 | 1 | PHY is not transmitting and is in electrical | | POWER_STATE_0: | | | idle. | | | | | Note that any data transferred across the | | 00b | | | PIPE interface before <i>TxElecIdle</i> is | | | | | asserted, but not yet signaled on the analog | | | | | interface is signaled before the analog | | | | | interface becomes idle. | | | 1 | 0 | PHY goes into loopback mode. | | | 1 | 1 | DITY transmits OOD signaling with nottons | |--------------------|------------|------------|----------------------------------------------| | | 1 | l I | PHY transmits OOB signaling with pattern | | | | | determined by TX Pattern. | | | | | Note that a PHY must ensure the transition | | | | | between OOB signaling and data signaling | | | | | is performed smoothly on a symbol | | | | | boundary on the analog interface. | | Power Stater other | | Don't care | PHY is not transmitting and is in electrical | | than | Don't care | | idle. | | POWER STATE 0 | | | | #### 8.23 Required synchronous signal timings To improve interoperability between MACs and PHYs from different vendors the following timings for synchronous signals are required: | Setup time for input signals | No greater than 25% of cycle time | |--------------------------------|-----------------------------------| | Hold time for input signals | Ons | | PCLK to data valid for outputs | No greater than 25% of cycle time | # 8.24 128b/130b Encoding and Block Synchronization (PCI Express 8 GT/s, 16 GT/s, and 32 GT/s) For every block (usually 128 bits – shorter/longer SKP blocks are sometimes transmitted by Retimers) that is moved across the PIPE TxData interface at the 8.0 GT/s rate, 16 GT/s rate, or 32 GT/s rate, the PHY must transmit 2 extra bits. The MAC must use the TxDataValid signal periodically to allow the PHY to transmit the built up backlog of data. For example – if the TxData bus is 16 bits wide and PCLK is 500 Mhz then every 8 blocks the MAC must deassert TxDataValid for one PCLK to allow the PHY to transmit the 16 bit backlog of built up data. The buffers used by the PHY to store TX data related to the 128/130b encoding rate mismatch must be empty when the PHY comes out of reset and must be empty whenever the PHY exits electrical idle (since TX buffers are flushed before entry to idle). The PHY must use RxDataValid in a similar fashion. TxDataValid and RxDataValid must be de-asserted for one clock exactly every N blocks when the PIPE interface is operating at 8 GT/s or 16 GT/s, where N is 4 for an 8 bit wide interface, 8 for a 16 bit wide interface, and 16 for a 32 bit wide interface. The MAC must first de-assert TxDataValid immediately after the end of the Nth transmitted block following reset or exit from electrical idle. Examples of the timing for TxDataValid are shown in Figure 8-18 for a 8 bit interface and in Figure 8-19 for a 16 bit interface. The PHY must first de-assert RxDataValid immediately after the end of the Nth received block transmitted across the PIPE interface following reset or exit from electrical idle. Examples of timings for RxDataValid and other Rx related signals for a 16 bit wide interface are shown in Figure 8-20. Figure 8-18 – PCI Express 8 GT/s or higher TxDataValid Timing for 8 Bit Wide TxData Interface Figure: TxDataValid Timing for 16-bit TxData Interface # Figure 8-19 – PCI Express 8 GT/s or higher TxDataValid Timing for 16 Bit Wide TxData Interface # Figure 8-20 – PCI Express 8 GT/s or higher RxDataValid Timing for 16 Bit Wide RxData Interface There are situations, such as upconfigure, when a MAC must start transmissions on idle lanes while some other lanes are already active. In any such situation the MAC must wait until the cycle after TxDataValid is de-asserted to allow the PHY to transmit the backlog of data due to 128b/130b to start transmissions on previously idle lanes. #### 8.25 128b/132b Encoding and Block Synchronization (USB 10 GT/s) For every 128 bits that are moved across the PIPE TxData interface at the 10.0 GT/s rate the PHY must transmit 132 bits. The MAC must use the TxDataValid signal periodically to allow the PHY to transmit the built up backlog of data. For example – if the TxData bus is 16 bits wide and PCLK is 625 Mhz then every 4 blocks the MAC must deassert TxDataValid for one PCLK to allow the PHY to transmit the 16 bit backlog of built up data. The buffers used by the PHY to store TX data related to the 128/132b encoding rate mismatch must be empty when the PHY comes out of reset and must be empty whenever the PHY exits electrical idle (since TX buffers are flushed before entry to idle). The PHY must use RxDataValid in a similar fashion. TxDataValid and RxDataValid must be de-asserted for one clock exactly every N blocks when the PIPE interface is operating at 10 GT/s, where N is 2 for an 8 bit wide interface, 4 for a 16 bit wide interface, and 8 for a 32 bit wide interface. The MAC must first de-assert TxDataValid immediately after the end of the Nth transmitted block following reset or exit from electrical idle. #### 8.26 Message Bus Interface #### 8.26.1 General Operational Rules The message bus interface can be used after Reset# is deasserted and PCLK is stable. The message bus interface must return to its idle state immediately upon assertion of Reset# and must remain idle until Reset# is deasserted and PhyStatus is deasserted, with the exception of LocalLF and LocalFS updates by the PHY as described in section 9.8 . Since the MAC is aware of when PCLK is stable, the requirement that PCLK must be an input to use the message bus allows the MAC to only issue transactions on the message bus after PCLK becomes stable. For each write\_committed issued, the initiator must wait for a write\_ack response before issuing any new write\_uncommitted or write\_committed transactions. A sequence of write\_uncommitted transactions must always be followed by a write\_committed transaction; only a single write\_ack response is expected. The initiator must ensure that the total number of outstanding writes, i.e. writes issued since the last write\_ack was received, must not exceed the write buffer storage implemented by the receiver. Transmission of a write\_ack must not depend on receiving a write\_ack. Only one read can be outstanding at a time in each direction. The initiator must wait for a read completion before issuing a new read since there are no transaction IDs associated with outstanding reads. To facilitate design simplicity, reads and writes cannot be mixed. There must not be any reads outstanding when a write is issued; conversely, there must not be any writes outstanding when a read is issued. An outstanding write is any write\_committed that hasn't received a write\_ack or any write\_uncommitted without a subsequent write\_committed that has received a write\_ack. Posted-to-posted MAC to PHY writes are those that result in a PHY to MAC write to be generated in response. For simplification of the verification space, the MAC must only have one outstanding post-to-posted write that is waiting for a write in response. Table 8-4 lists the posted-to-posted writes generated by the MAC. Additionally, any vendor defined writes with posted-to-posted properties most conform to the same restriction of only one outstanding. Table 8-4. Posted-to-Posted Writes | Post-to-Posted Register Write | PHY Write Generated in Response | |---------------------------------------------------------------|-----------------------------------------------------------| | RX Margin Control0 register to stop/start margining | RX Margin Status0 | | PHY TX Control5 register to assert GetLocalPresetCoefficients | TX Status0, TX Status1, TX Status2 | | PHY RX Control3 register to assert RxEqEval | RX Link Evaluation Status0 and RX Link Evaluation Status1 | | Elastic Buffer Control | Elastic Buffer Status | Certain registers are defined as part of a register group. To simplify validation space, whenever one register in a register group needs to be updated, all the registers in the register group must be updated using a sequence of uncommitted writes and a single committed write. The defined register groups are listed in Table 8-5, where each row corresponds to a register group. Table 8-5. Defined Register Groups | Register Groups (one per row) | |-------------------------------| | MAC TX Status 0/1/2 | | PHY TX Control 2/3/4 | | MAC RX Status 0/1 | | MAC RX Status 2/3 | | MAC RX Status 4/5 | #### 8.26.2 Message Bus Operations vs Dedicated Signals For simplicity, dependencies between message bus operations and dedicated signals are kept to a minimum. The dependencies that do exist are there only because no acceptable workarounds for eliminating them have been identified; these dependencies are documented in this section: • The PHY must wait for the write\_ack to come back for any write to LocalLF, LocalFS, LocalG4LF, or LocalG4FS, if any, before it asserts PhyStatus for a rate change. #### 8.27 PCI Express Lane Margining at the Receiver Table 8-6 provides the sequence of PIPE message bus commands associated with various receiver margining operations; different sequences are shown for independent and dependent samplers. **Table 8-6. Lane Margining at the Receiver Sequences** | Operation | Type of | Sequence | | | | |-----------|---------|-----------|-----|-------------|--| | | Sampler | Direction | Msg | Description | | | | | | Bus | | | | | | | Cmd | | |-------------|-----------------------|------------|--------|---------------------------------------------------------------------------------| | Start | independent | M>P | UWr | RxMarginControl1={1'b?,7'b?} (direction, | | Margining | | | | offset) | | Success | | M>P | CWr | RxMarginControl0=8'b000011?1 (clear | | | | | | error/sample and set start) | | | | | | Mac clears its error count snapshot | | | | P>M | Ack | | | | | | | PHY clears its error and sample counters due | | | | | | to MAC setting Sample Count Reset and | | | | | | Error Count Reset bits in RxMarginControl0 | | | | P>M | UWr | RxMarginStatus1.SampleCount=0 | | | | P>M | UWr | RxMarginStatus2.ErrorCount=0 | | | | P>M | CWr | RxMarginStatus0.MarginStatus=1 | | | | M>P | Ack | | | | dependent | M>P | UWr | RxMarginControl1={1'b?,7'b?} (direction, offset) | | | | M>P | CWr | RxMarginControl0=8'b000011?1 (set start) (error/sample clears are a don't care) | | | | | | Mac clears its error count snapshot | | | | P>M | Ack | | | | | P>M | CWr | RxMarginStatus0.MarginStatus=1 | | | | M>P | Ack | | | Offset | independent | M>P | UWr | RxMarginControl0=8'b000011?1 (clear | | Change | • | | | error/sample counts) | | Success | | M>P | CWr | RxMarginControl1={1'b?,7'b?} (direction, | | | | | | offset) | | | | | | Mac clears its error count snapshot | | | | P>M | Ack | | | | | | | PHY clears its error and sample counters due | | | | | | to MAC setting Sample Count Reset and | | | | | | Error Count Reset bits in RxMarginControl0 | | | | P>M | UWr | RxMarginStatus1.SampleCount=0 | | | | P>M | UWr | RxMarginStatus2.ErrorCount=0 | | | | P>M | CWr | RxMarginStatus0.MarginStatus=1 | | | | M>P | Ack | | | | dependent | M>P | CWr | RxMarginControl1={1'b?,7'b?} (direction, offset) | | | | | | Mac clears its error count snapshot | | | | P>M | Ack | • | | | | P>M | CWr | RxMarginStatus0.MarginStatus=1 | | | | M>P | Ack | | | Clear Error | independent | M>P | CWr | RxMarginControl0=8'b000001?1 (clear error, hold t vs v, maintain start) | | | | P>M | Ack | note t vs v, maintain start) | | | | P>M | UWr | RyMarginStatus1 SampleCount-current | | | | P>M<br>P>M | CWr | RxMarginStatus1.SampleCount=current | | | | M>P | | RxMarginStatus2.ErrorCount=0 | | | donondent | IVI>P | Ack | Mag along its armor count anamalist | | C4 | • | M | 1 1337 | | | Stop | dependent independent | M>P | UWr | Mac clears its error count snapshot RxMarginControl1={1'b?,7'b?} (direction, | | Margining | | | | offset) | |--------------------|-------------|---------|-----|---------------------------------------------------------------------------------| | marghing | | M>P | CWr | RxMarginControl0=8'b00000000 (stop, clear | | | | 1,1 / 1 | | t vs v) | | | | P>M | Ack | , | | | | P>M | UWr | RxMarginStatus1.SampleCount=Final | | | | P>M | UWr | RxMarginStatus2.ErrorCount=Final | | | | P>M | CWr | RxMarginStatus0.MarginStatus=1 | | | | M>P | Ack | | | | dependent | M>P | UWr | RxMarginControl1={1'b?,7'b?} (direction, offset) | | | | M>P | CWr | RxMarginControl0=8'b00000000 (stop, clear t vs v) | | | | P>M | Ack | | | | | P>M | CWr | RxMarginStatus0.MarginStatus=1 | | | | M>P | Ack | | | Start<br>Margining | independent | M>P | UWr | RxMarginControl1={1'b?,7'b?} (direction, offset) | | NAK | | M>P | CWr | RxMarginControl0=8'b000011?1 (clear error/sample and start) | | | | | | Mac clears its error count snapshot | | | | P>M | Ack | | | | | | | PHY clears its error and sample counters due | | | | | | to MAC setting Sample Count Reset and | | | | | | Error Count Reset bits in RxMarginControl0 | | | | P>M | UWr | RxMarginStatus1.SampleCount=0 | | | | P>M | UWr | RxMarginStatus2.ErrorCount=0 | | | | P>M | CWr | RxMarginStatus0.MarginNak=1 | | | | M>P | Ack | MAC 1 | | | | | | MAC changes execution status to 11 (NAK) | | | | | | The "Stop Margining" sequence should be followed. | | | dependent | M>P | UWr | RxMarginControl1={1'b?,7'b?} (direction, offset) | | | | M>P | CWr | RxMarginControl0=8'b000011?1 (set start) (error/sample clears are a don't care) | | | | | | Mac clears its error count snapshot | | | | P>M | Ack | | | | | | | PHY detects bad margin request, | | | | | | places/keeps margin logic in normal | | | | | | functional operation mode | | | | P>M | CWr | RxMarginStatus0.MarginNak=1 | | | | M>P | Ack | | | | | | | MAC changes execution status to 11 (NAK) | | | | | | The "Stop Margining" sequence should be followed. | | Offset<br>Change | independent | M>P | UWr | RxMarginControl0=8'b000011?1 (clear error/sample counts) | | NAK | | M>P | CWr | RxMarginControl1={1'b?,7'b?} (direction, offset) | | | | | | Mac clears its error count snapshot | |-------------|-------------|----------|--------|------------------------------------------------------------| | | | P>M | Ack | White creats its error count shapshot | | | | 1 > 1 1 | TICK | "PHY clears its error and sample counters | | | | | | due to MAC setting Sample Count Reset and | | | | | | Error Count Reset bits in RxMarginControl0. | | | | | | PHY detects bad offset, places/keeps margin | | | | | | logic in normal functional operation mode | | | | | | (margin off)" | | | | P>M | UWr | RxMarginStatus1.SampleCount=0 | | | | P>M | UWr | RxMarginStatus2.ErrorCount=0 | | | | P>M | CWr | RxMarginStatus0.MarginNak=1 | | | | M>P | Ack | | | | | | | MAC changes execution status to 11 (NAK) | | | | | | The "Stop Margining" sequence should be | | | | | | followed. | | | dependent | M>P | CWr | RxMarginControl1={1'b?,7'b?} (direction, | | | | | | offset) | | | | | | Mac clears its error count snapshot | | | | P>M | Ack | | | | | | | PHY detects bad offset, places/keeps margin | | | | | | logic in normal functional operation mode | | | | | | (margin off) | | | | P>M | CWr | RxMarginStatus0.MarginNak=1 | | | | M>P | Ack | | | | | | | MAC changes execution status to 11 (NAK) | | | | | | The "Stop Margining" sequence should be | | | | | | followed. | | Error & | independent | | | PHY detects a change in error or sample | | Sample | | | | count (note: multiple updates may be | | Counts | | | | combined into single write to avoid backlog) | | Update | | P>M | UWr | RxMarginStatus1.SampleCount= new current | | (under | | P>M | CWr | RxMarginStatus2.ErrorCount= new current | | limit) | | M>P | Ack | | | | | | | MAC changes execution status to new | | | | | | error/sample count | | | dependent | | | MAC detects a change in error count | | | | | | MAC changes execution status to new error | | | | | | count | | Error Limit | independent | | | PHY detects a change in error or sample | | Exceeded | | D . 3.6 | T 1337 | count | | | | P>M | UWr | RxMarginStatus1.SampleCount= current | | | | P>M | CWr | RxMarginStatus2.ErrorCount= new current | | | | M>P | Ack | 1116 | | | | | | MAC compares error update to limit, detects limit exceeded | | | | M>P | UWr | RxMarginControl1={1'b?,7'b?} (direction, offset) | | | | M>P | CWr | RxMarginControl0=8'b00000000 (stop, clear | | | | 171 /1 | C ***1 | t vs v) | | | 1 | <u> </u> | ı | ( 10 1/ | | | | P>M | Ack | | |-----------|-------------|-----|-----|-------------------------------------------| | | | P>M | UWr | RxMarginStatus1.SampleCount=Final | | | | P>M | UWr | RxMarginStatus2.ErrorCount=Final | | | | P>M | CWr | RxMarginStatus0.MarginStatus=1 | | | | M>P | Ack | | | | | | | MAC changes execution status to 00 (error | | | | | | limit exceeded) | | | dependent | | | MAC observes error count has exceeded | | | | | | limit | | | | M>P | UWr | RxMarginControl1={1'b?,7'b?} (direction, | | | | | | offset) | | | | M>P | CWr | RxMarginControl0=8'b00000000 (stop, clear | | | | | | t vs v) | | | | P>M | Ack | | | | | P>M | CWr | RxMarginStatus0.MarginStatus=1 | | | | M>P | Ack | | | | | | | MAC changes execution status to 00 (error | | | | | | limit exceeded) | | Sample | independent | | | PHY detects a change in error or sample | | Count | | | | count | | Saturated | | P>M | UWr | RxMarginStatus1.SampleCount= == 7'h7F | | | | P>M | CWr | RxMarginStatus2.ErrorCount= new current | | | | M>P | Ack | | | | dependent | | | N/A | #### 8.28 Short Channel Power Control For short reach (e.g. MCP applications), there should be a provision to revert the ShortChannelPowerControl[1:0] signal to normal operation mode for situations where an optimized mode setting prevents link up. For example, if a particular setting is not compatible with a 2.5GT/s link speed and works only at higher link speeds, the expectation is that the ShortChannelPowerControl[1:0] signal would be set to normal operation mode to bring the link up initially before changing the value to an optimized power control setting while transitioning to higher link speeds. #### 8.29 RxEqTraining For PCIe, there are several scenarios where the controller may request that the PHY perform receiver equalization. These may be in response to far end transmitter coefficient changes, loopback entry, rate changes, and support of no equalization on the transmitter side. For PCIe, the PHY sets the RxEqTrainDone bit in the RX Status0 register to indicate completion of receiver equalization. Figure 8-21 shows the message bus sequence for managing PCIe receiver equalization. Figure 8-21. PCIe Receiver Equalization For USB, the controller instructs the PHY to perform receiver equalization during Polling.ExEQ. For USB, receiver equalization is timer based and the RxEqTrainDone bit is not used. Figure 8-22 shows the message bus sequence for USB receiver equalization. Figure 8-22 USB Receiver Equalization #### 8.30 PHY Recalibration In certain situations, the PHY may need to be recalibrated. These situations may include changes in operating conditions, e.g. Vref changes, or detection of certain error conditions. The PIPE specification provides mechanisms for either the controller or the PHY to initiate recalibration. Recalibration must occur during Recovery, so if the PHY determines that a recalibration is necessary, it notifies the controller that it should enter Recovery and request a recalibration. Figure 8-23 shows the sequence of message bus commands for a controller initiated PHY recalibration. Figure 8-24 shows the sequence of message bus commands for a PHY initiated PHY recalibration; this sequence essentially consists of the PHY notifying the controller that it should request a recalibration, then the controller follows the same steps as it would for a controller initiated PHY recalibration. After the PHY notifies the controller that the recalibration operation is complete by setting the IORecalDone bit, the controller is permitted to exit Recovery and resume normal operation on the link. Figure 8-23. PHY Recalibration Initiated by Controller Figure 8-24. PHY Recalibration Initiated by PHY # 9 Sample Operational Sequences These sections show sample timing sequences for some of the more common PCI Express, SATA and USB operations. These are *sample* sequences and timings and are not required operation. #### 9.1 Active PM L0 to L0s and back to L0 – PCI Express Mode This example shows one way a PIPE PHY can be controlled to perform Active State Power Management on a link for the sequence of the link being in L0 state, transitioning to L0s state, and then transitioning back to L0 state. When the MAC and higher levels have determined that the link should transition to L0s, the MAC transmits an electrical idle ordered set and then has the PHY transmitter go idle and enter P0s. Note that for a 16-bit or 32-bit interface, the MAC should always align the electrical idle on the parallel interface so that the COM symbol is in the low-order position (*TxDataK*[7:0]). To cause the link to exit the L0s state, the MAC transitions the PHY from the P0s state to the P0 state, waits for the PHY to indicate that it is ready to transmit (by the assertion of *PhyStatus*), and then begins transmitting Fast Training Sequences (FTS). Note, this is an example of L0s to L0 transition when the PHY is running at 2.5GT/s. #### 9.2 Active PM to L1 and back to L0 - - PCI Express Mode This example shows one way a PIPE PHY can be controlled to perform Active State Power Management on a link for the sequence of the link being in L0 state, transitioning to L1 state, and then transitioning back to L0 state. This example assumes that the PHY is on an endpoint (i.e. it is facing upstream) and that the endpoint has met all the requirements (as specified in the base spec) for entering L1. After the MAC has had the PHY send PM\_Active\_State\_Request\_L1 messages, and has received the PM\_Request\_ACK message from the upstream port, it then transmits an electrical idle ordered set, and has the PHY transmitter go idle and enter P1. L0 to L1 To cause the link to exit the 1 state, the MAC transitions the PHY from the P1 state to the P0 state, waits for the PHY to indicate that it is ready to transmit (by the assertion of *PhyStatus*), and then begins transmitting training sequence ordered sets (TS1s). Note, this is an example when the PHY is running at 2.5GT/s. #### 9.3 Downstream Initiated L1 Substate Entry Using Sideband Mechanism # Figure 9-1. L1 Substate Management using RxEIDetectDisable and TxCommonModeDisable #### 9.4 Receivers and Electrical Idle – PCI Express Mode Example This section only applies to a PHY operating to 2.5GT/s. Note that when operating at 5.0 GT/s or 8 GT/s signaling rates, *RxElecIdle* may not be reliable. MACs should refer to the PCI Express Revision 3.0 Base Specification or USB 3.0 Specification for methods of detecting entry into the electrical idle condition. Refer to Status Interface for the definition of *RxElecIdle* when operating at 5.0 GT/s. This section shows some examples of how PIPE interface signaling may happen as a receiver transitions from active to electrical idle and back again. In these transitions there may be a significant time difference between when *RxElecIdle* transitions and when *RxValid* transitions. The first diagram shows how the interface responds when the receive channel has been active and then goes to electrical idle. In this case, the delay between *RxElecIdle* being asserted and *RxValid* being deasserted is directly related to the depth of the implementations elastic buffer and symbol synchronization logic. Note that the transmitter that is going to electrical idle may transmit garbage data and this data will show up on the *RxData[]* lines. The MAC should discard any symbols received after the electrical idle ordered-set until RxValid is deasserted. Receiver Active to Idle The second diagram shows how the interface responds when the receive channel has been idle and then begins signaling again. In this case, there can be significant delay between the deassertion of RxElecIdle (indicating that there is activity on the Rx+/Rx- lines) and RxValid being asserted (indicating valid data on the RxData[] signals). This delay is composed of the time required for the receiver to retrain as well as elastic buffer depth. Receiver Idle to Active # 9.5 Using CLKREQ# with PIPE – PCI Express Mode CLKREQ# is used in some implementations by the downstream device to cause the upstream device to stop signaling on REFCLK. When REFCLK is stopped, this will typically cause the CLK input to the PIPE PHY to stop as well. The PCI Express CEM spec allows the downstream device to stop REFCLK when the link is in either L1 or L2 states. For implementations that use CLKREQ# to further manage power consumption, PIPE compliant PHYs can be used as follows: The general usage model is that to stop REFCLK, the MAC puts the PHY into the P2 power state, then deasserts CLKREQ#. To get the REFCLK going again, the MAC asserts CLKREQ#, and then after some PHY and implementation specific time, the PHY is ready to use again. #### CLKREQ# in L1 If the MAC is moving the link to the L1 state and intends to deassert CLKREQ# to stop REFCLK, then the MAC follows the proper sequence to get the link to L1, but instead of finishing by transitioning the PHY to P1, the MAC transition the PHY to P2. Then the MAC deasserts CLKREQ#. When the MAC wants to get the link alive again, it can: - Assert CLKREQ# - Wait for REFCLK to be stable (implementation specific) - Wait for the PHY to be ready (PHY specific) - Transition the PHY to P0 state and begin training. #### CLKREQ# in L2 If the MAC is moving the link to the L1 state and intends to deassert CLKREQ# to stop REFCLK, then the MAC follows the proper sequence to get the link to L2. Then the MAC deasserts CLKREQ#. When the MAC wants to get the link alive again, it can: - Assert CLKREO# - Wait for REFCLK to be stable (implementation specific) - Wait for the PHY to be ready (PHY specific) - Transition the PHY to P0 state and begin training. #### Delayed CLKREQ# in L1 The MAC may want to stop REFCLK after the link has been in L1 and idle for awhile. In this case, the PHY is in the P1 state and the MAC must transition the PHY into the P0 state, and then the P2 state before deasserting CLKREQ#. Getting the link operational again is the same as the preceding cases. #### 9.6 Block Alignment Figure 9-2 provides an example of a block alignment sequence using the BlockAlignControl pin. The PHY attempts to do alignment when BlockAlignControl is asserted and the PHY receiver is active. #### Figure 9-2. BlockAlignControl Example Timing #### Note: - BlockAlignControl assertion and RxValid deassertion. The PHY will attempt to re-do block alignment. - The BlockAlignControl assertion does not require the PHY to force the block aligner into the unaligned state. - There is no requried relationship between the de-assertion of RxValid and RxStartBlock. #### 9.7 Message Bus: RX Margining Sequence Figure 9-3 shows an example of an RX margining sequence. The MAC issues a write\_uncommitted to address 0x1 followed by a write\_committed to address 0x0 to set up the margining parameters and to start margining in the RX Margin Control1 and RX Margin Control0 registers. The PHY issues a write\_ack to acknowledge that it has flushed the write buffer. Subsequently, upon processing a change in the 'Start Margin' bit of the RX Margin Control0 register, the PHY issues a write\_committed to address 0x0 to assert the 'Margin Status' bit. During the margining process, the PHY periodically issues write\_committed transactions to address 0x2 to update the 'Error Count[3:0]' value. The MAC acknowledges receipt of these writes by issuing corresponding write\_ack transactions. Finally, the MAC stops the margining process by issuing a write\_committed to address 0x0 to deassert the 'Start Margin' bit. The PHY issues a write\_ack to acknowledge that it has flushed the write buffer. In response to the 'Start Margin' deassertion, the PHY pushes it's final 'Error Count[3:0]' value to the MAC via a write\_uncommitted transaction to the 'RX Margin Status2' register, and then issues a write committed to assert 'RX Margin Status0.Margin Status'. Figure 9-3. Sample RX Margining Sequence #### 9.8 Message Bus: Updating LocalFS/LocalLF and LocalG4FS/LocalG4LF Figure 9-4 shows a sequence where LocalFS and LocalLF are updated out of reset and, subsequently, LocalG4FS and LocalG4LF are updated after a rate change. Note that PhyStatus deasserts only after the write\_ack returns for the LocalFS and LocalLF update out of reset. Similarly, the one cycle PhyStatus assertion occurs after the write\_ack returns for the LocalG4FS and LocalG4LF update after a rate change. This is one of the rare cases where a dependency between a message bus operation and a dedicated signal exists. While this example shows LocalG4FS and LocalG4LF being updated after a rate change, it is not a requirement to wait until after the rate change to update these values; e.g. they can be updated out of reset if their values are already known by then. Note, this flexibility in timing of when updates can occur was intentionally introduced with the low pin count interface by allocating separate Local\*FS and Local\*LF registers per data rate. Figure 9-5 shows a sequence where LocalFS and LocalLF are updated in response to a GetLocalPresetCoefficients request where the LocalPresetIndex corresponds to an 8GT/s rate. Note that the LocalFS and LocalLF values must be updated before or at the same cycle as the LocalTxPresetCoefficients are returned. Figure 9-5. LocalFS/LocalLF Update Due to GetLocalPresetCoefficients #### 9.9 Message Bus: Updating TxDeemph Figure 9-6 shows a sequence where the MAC makes a GetLocalPresetCoefficients request for one or more values of LocalPresetIndex and the, subsequently, update the TxDeemph value. Note that for every GetLocalPresetCoefficients request, there is a 128ns maximum response time for the PHY to return the LocalTxPresetCoefficients value; this time is shown in the diagram from the end of the second write\_committed to the end of the third write\_committed. This maximum response time requirement only exists for designs that use just-in-time fetching of GetLocalPresetCoefficients in response to Tx coefficients request from the link partner; designs that fetch ahead of time can circumvent this requirement. Additionally, after the write\_committed for TxDeemph, the new TxDeemph value must be reflected on the pins within 128ns. Note that while Figure 9-6 does not show LocalLF and LocalFS getting returned in response to a GetLocalPresetCoefficients request, they can be returned along with LocalTxPresetCoefficients similar to what is done in Figure 9-5. Figure 9-6. Updating TxDeemph after GetLocalPresetCoefficients Request #### 9.10 Message Bus: Equalization Figure 9-7 shows a successful equalization sequence. RxEqInProgress is asserted for the entire duration of equalization. Multiple RxEqEval requests are made during the equalization process corresponding to different coefficient requests to the far end transmitter. When all the RxEqEval requests are complete, RxEqInProcess is deasserted. Note, the PHY does not necessarily have to write to both the LinkEvaluationFeedbackFigureMerit and LinkEvaluationFeedbackDirectionChange register fields; it could write to only to one. Figure 9-7. Successful Equalization Figure 9-8 shows an equalization sequence where the feedback received indicates an invalid coefficient request for the link partner. Note that the write to assert InvalidRequest must happen before a new request is initiated; the write to deassert InvalidRequest can happen in the same cycle as an RxEqEval request for a new coefficient. Figure 9-8. Equalization with Invalid Request Figure 9-9 shows a sequence where the MAC aborts the RxEqEval request before the link evaluation feedback is returned by the PHY. Figure 9-10 shows a sequence where the MAC aborts the RxEqEval request while the link evaluation feedback is being returned by the PHY, i.e. there is an overlap. In both abort case, the MAC must ignore the feedback value returned by the PHY. Figure 9-9. Aborted Equalization, Scenario #1 Figure 9-10. Aborted Equalization, Scenario #2 #### 9.11 Message Bus: BlockAlignControl Figure 9-11 shows a sequence where BlockAlignControl is used to reestablish block alignment after a loss of alignment is detected. This sequence also shows how RxValid transitions during this process. Misc sets the BlockAlignControl = 0 BlockAlignControl = 1 0 BlockAlignControl = 1 BlockAli Figure 9-11 Message Bus: BlockAlignControl Example ### 9.12 Message Bus: ElasticBufferLocation Update Figure 9-12 shows the update of ElasticBufferLocation across the message bus. The frequency of update across the message bus is controlled by the MAC by setting the value in the ElasticBufferLocationUpdateFrequency register. Figure 9-12. Message Bus: Updating ElasticBufferLocation ## 10 Multi-lane PIPE - PCI Express Mode This section describes a suggested method for combining multiple PIPEs together to form a multi-lane implementation. It describes which PIPE signals can be shared between each PIPE of a multi-lane implementation, and which signals should be unique for each PIPE. There are two types of PHYs. "Variable" PHYs that are designed to support multiple links of variable maximum widths and "Fixed" PHYs that are designed to support a fixed number of links with fixed maximum widths. The figure shows an example 4-lane implementation of a multilane PIPE solution with PCLK as a PHY input. The signals that can be shared are shown in the figure as "Shared Signals" while signals that must be replicated for each lane are shown as 'Per-lane signals'. 4-lane PIPE implementation The MAC layer is responsible for handling lane-to-lane deskew and it may be necessary to use the per-lane signaling of SKP insertion/removal to help perform this function. | Shared Signals | Per-Lane Signals or | Per-lane Signals | |----------------|---------------------|---------------------| | | Shared Signals | | | CLK | EncodeDecodeBypas | TxData[], TxDataK[] | | Max PCLK | s | RxData[], RxDataK[] | | | BlockAlignControl | TxStartBlock | | | TxSwing | TxElecIdle | | | TxMargin[2:0] | TxCompliance | | | TxDetectRx/Loopback | RxPolarity | | | Rate | RxValid | | | Width[1:0] | RxElecIdle | | | PCLK Rate[2:0] | RxStatus[2:0] | | | Reset# | RxDataValid | | | TxDataValid | RxStartBlock | | | PCLK | TxDeemph[17:0] | | | Restore# | PowerDown[1:0] | | PhyStatus | |--------------------------------------------| | RxPresetHint[2:0] | | | | RxEqEval | | LinkEvaluationFeedbackFigureMerit[7:0] | | LinkEvaluationFeedbackDirectionChange[7:0] | | InvalidRequest | | TxSyncHeader[1:0] | | RxSyncHeader[1:0] | | RxStandby | | RxStandbyStatus | | FS[5:0] | | LF[5:0] | | PHYMode[1:0] | | SRISEnable | | Elasticity Buffer Mode | | TxPattern[1:0] | | TxOnesZeros | | RxEqTraining | | LocalTxPresetCoefficients[17:0] | | LocalFS[5:0] | | LocalLF[5:0] | | LocalPresetIndex[5:0] | | GetLocalPresetCoefficients | | LocalTxCoefficientsValid | | RxEqInProgress | | RXTermination | | AlignDetect | | PowerPreset | | PclkChangeOk | | PclkChangeAck | | ElasticBufferLocation[N:0] | | AsyncPowerChangeAck | | M2P_MessageBus[7:0] | | P2M_MessageBus[7:0] | | RxCLK | | DeepPMReq# | | DeepPMAck# | | σοορί Ινιποιπ | | | A MAC must use all "Per-Lane Signals or Shared Signals" that are inputs to the PHY consistently on all lanes in the link. A PHY in "PCLK as PHY Output" mode must ensure that PCLK and Max PCLK are synchronized across all lanes in the link. A MAC must provide a synchronized PCLK as an input for each lane when controlling a PHY in "PCLK as PHY Input" mode with no more than 300 ps of skew on PCLK across all lanes. It is recommended that a MAC be designed to support both PHYs that implement all signals per lane and those that implement the "Per-Lane or Shared Signals" per link. A "Variable" PHY must implement the signals in "Per-Lane Signals or Shared Signals" per lane. A "Fixed" PHY may implement the signals in "Per-Lane Signals or Shared Signals" as either Shared or Per-Lane. A "Fixed" PHY should implement all the signals in "Per-Lane Signals or Shared Signals" consistently as either Shared or Per-Lane. Note: The following method to turn off a lane using TxElecIdle and TxCompliance is deprecated; Powerdown is used instead. In cases where a multi-lane has been 'trained' to a state where not all lanes are in use (like a x4 implementation operating in x1 mode), a special signaling combination is defined to 'turn off' the unused lanes allowing them to conserve as much power as the implementation allows. This special 'turn off' signaling is done using the *TxElecIdle* and *TxCompliance* signals. When both are asserted, that PHY can immediately be considered 'turned off' and can take whatever power saving measures are appropriate. The PHY ignores any other signaling from the MAC (with the exception of *Reset#* assertion) while it is 'turned off'. Similarly, the MAC should ignore any signaling from the PHY when the PHY is 'turned off'. There is no 'handshake' back to the MAC to indicate that the PHY has reached a 'turned off' state. There are two normal cases when a lane can get turned off: - 1. During LTSSM Detect state, the MAC discovers that there is no receiver present and will 'turn off' the lane. - 2. During LTSSM Configuration state (specifically Configuration.Complete), the MAC will 'turn off' any lanes that didn't become part of the configured link. As an example, both of these cases could occur when a x4 device is plugged into a x8 slot. The upstream device (the one with the x8 port) will not discover receiver terminations on four of its lanes so it will turn them off. Training will occur on the remaining 4 lanes, and let's suppose that the x8 device cannot operate in x4 mode, so the link configuration process will end up settling on x1 operation for the link. Then both the upstream and downstream devices will 'turn off' all but the one lane configured in the link. When the MAC wants to get 'turned off' lanes back into an operational state, there are two cases that need to be considered: - 1. If the MAC wants to reset the multi-lane PIPE, it asserts *Reset#* and drives other interface signals to their proper states for reset (see section 6.2). Note that this stops signaling 'turned off' to all lanes because *TxCompliance* is deasserted during reset. The multi-lane PHY asserts *PhyStatus* in response to *Reset#* being asserted, and will deassert *PhyStatus* when *PCLK* is stable. - 2. When normal operation on the active lanes causes those lanes to transition to the LTSSM Detect state, then the MAC sets the *PowerDown[1:0]* signals to the P1 PHY power state at the same time that it deasserts 'turned off' signaling to the inactive lanes. Then as with normal transitions to the P1 state, the multi-lane PHY will assert *PhyStatus* for one clock when all internal PHYs are in the P1 state and *PCLK* is stable. ## 11 Appendix #### 11.1 DisplayPort AUX Signals The set of DisplayPort AUX signals listed in Table 11-1 should be implemented per connector. Table 11-1. DisplayPort AUX Signals | Name | Direction | Active<br>Level | Description | |-----------|-----------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------| | TxAuxData | Input | N/A | DisplayPort asynchronous transmit data for AUX CH | | TxAuxOE | Input | High | DisplayPort asynchronous data output enable for AUX CH. Assertion of this signal must be mutually exclusive with assertion of RxAuxIE. | | RxAuxIE | Input | High | DisplayPort asynchronous data input enable for AUX CH. Assertion of this signal must be mutually exclusive with assertion of TxAuxOE. | |---------------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------| | RxAuxData | Output | N/A | DisplayPort asynchronous data output for AUX CH | | DCAux+ | Output | Low | Optional: DPRX asynchronous AUX+ pulldown status signal indicates a source is connected (DC voltage) | | DCAux- | Output | High | Optional: DPRX asynchronous AUX- pullup status status signal indicates a connected source is powered up (DC voltage) | | AuxRxElecIdle | Output | High | Indicates whether differential signaling is detected |