Introduction

Large and fast PLD designs must have good signal integrity to function properly. Input signal edge rates that are not well constrained (either too fast or too slow) can degrade signal integrity and even cause functional failures in the design.

For clock input signals, very slow clock edges pick up large amounts of switching noise from the board and the device. This can cause signal integrity problems, such as false triggering on flip-flops. Figure 1 shows how it is possible for a fast edge and a slow edge in the same noise environment to pick up significantly different amounts of noise energy in the transition region. Large amounts of noise energy in the transition region of a clock can flip the logic state of a gate controlled by the clock and cause false triggering on flip-flops.

Figure 1. Noise Energy on Fast & Slow Clock Edges

In addition to the noise problem, slower clock edges are more susceptible to jitter, which can reduce already tight timing margins in high-speed designs.

For data input signals, very fast edge rates cause simultaneously switching input (SSI) noise problems on wide data buses. Cross talk problems can also occur.

It is important to control input signal edge rates to avoid signal integrity issues. This white paper provides some guidance about input signal edge rates when designing with Altera® devices.

Guidance

The maximum rise and fall times for input signals are application dependent and vary based on the system and device noise and on the timing margins on the interface. Because of this dependency, Altera does not provide the maximum rise and fall time specifications for the following devices:

- Stratix® II, Stratix, and Stratix GX devices
- Cyclone® II and Cyclone devices
- HardCopy® series devices
- APEX™ II and APEX 20K devices
- MAX® II devices

Edge Rate Recommendation for Clock & Asynchronous Control Input Signals

Because clock and asynchronous control input signals such as reset and interrupt signals are critical in system designs, their integrity requires special attention. To avoid potential signal integrity problems and excessive clock jitter, the edge rates of these input signals should be as fast as possible.

In addition to fast edge rates for clock and asynchronous control inputs, it is important to minimize switching noise on boards and devices. If possible, shield clock and asynchronous control inputs with programmable ground pins for the best signal integrity performance.

WP-060205-1.0

June 2005, ver. 1.0
Altera’s MAX II devices have built-in Schmitt triggers for each input I/O pin. Schmitt triggers improve noise immunity on input signals. Altera recommends that designers turn on the Schmitt trigger for input pins with slow input signals.

**Edge Rate Recommendation for Data Input Signals**

Potential cross talk and simultaneously switching input noise problems can occur in data input signals, especially wide bus data signals, that have fast signal edges. Altera recommends that the edge rates of the simultaneously switching inputs be fast, but not exceed the recommended maximum edge rates listed in Table 1.

### Table 1. Recommended Maximum Edge Rate

<table>
<thead>
<tr>
<th>Device</th>
<th>Number of Simultaneously Switching Inputs per Bank</th>
<th>Recommended Maximum Data Input Signal Edge Rate</th>
</tr>
</thead>
<tbody>
<tr>
<td>Stratix II</td>
<td>90</td>
<td>2.0 V/ns</td>
</tr>
<tr>
<td></td>
<td>72</td>
<td>3.0 V/ns</td>
</tr>
<tr>
<td>Stratix and Stratix GX</td>
<td>90</td>
<td>1.0 V/ns</td>
</tr>
<tr>
<td></td>
<td>72</td>
<td>1.5 V/ns</td>
</tr>
<tr>
<td>Cyclone II</td>
<td>From 64 to 72</td>
<td>0.6 V/ns</td>
</tr>
<tr>
<td></td>
<td>From 32 to 36</td>
<td>1.0 V/ns</td>
</tr>
<tr>
<td></td>
<td>From 16 to 18</td>
<td>1.5 V/ns</td>
</tr>
<tr>
<td>Cyclone</td>
<td>All I/O pins</td>
<td>1.0 V/ns</td>
</tr>
<tr>
<td>MAX II</td>
<td>All I/O pins</td>
<td>1.0 V/ns</td>
</tr>
</tbody>
</table>

For input signals with slower edge rates than recommended, Altera recommends that the designer do the following, if the feature is available on the device, to avoid noise sensitivity issues:

- Set programmable ground pins on the adjacent output pins.
- Turn on slow slew rate on the adjacent output pins.
- Turn on the Schmitt trigger on the input signal.

The numbers shown in Table 1 are recommendations only. A faster edge rate may work fine, depending on your application. The actual performance of a device in a system is fully system dependent.

**Summary**

Input signal edge rate requirements are application dependent. Altera recommends using as fast an edge rate as possible for clock and asynchronous control input signals to avoid potential signal integrity issues. For wide data bus input signals, Altera recommends that designers set a fast edge rate, but not exceed the maximum edge rates shown in Table 1.