1. About the 25G Ethernet Intel FPGA IP Core ................................................................. 4
   1.1. 25G Ethernet Intel FPGA IP Core Supported Features .......................................... 7
   1.2. 25G Ethernet Intel FPGA IP Core Device Family and Speed Grade Support .......... 9
      1.2.1. 25G Ethernet Intel FPGA IP Core Device Family Support .................................. 9
      1.2.2. 25G Ethernet Intel FPGA IP Core Device Speed Grade Support ....................... 10
   1.3. IP Core Verification .......................................................................................... 10
      1.3.1. Simulation Environment ............................................................................. 11
      1.3.2. Compilation Checking ............................................................................ 11
      1.3.3. Hardware Testing .................................................................................. 11
   1.4. Performance and Resource Utilization .............................................................. 11
   1.5. Release Information ....................................................................................... 14

2. Getting Started ........................................................................................................... 15
   2.1. Installing and Licensing Intel FPGA IP Cores ....................................................... 15
      2.1.1. Intel FPGA IP Evaluation Mode ................................................................... 16
   2.2. Specifying the Intel Stratix 10 IP Core Parameters and Options ......................... 18
   2.3. Simulating the IP Core ..................................................................................... 18
   2.4. Generated File Structure ............................................................................... 19
   2.5. Integrating Your IP Core in Your Design ............................................................ 22
      2.5.1. Pin Assignments .................................................................................... 22
      2.5.2. Adding the Transceiver PLL ....................................................................... 22
      2.5.3. Adding the External Time-of-Day Module for Variations with 1588 PTP Feature .......................................................................................................................... 25
      2.5.4. Placement Settings for the 25G Ethernet Intel FPGA IP Core ......................... 27
   2.6. Compiling the Full Design and Programming the FPGA ....................................... 27

3. 25G Ethernet Intel FPGA IP Core Parameters ............................................................. 28

4. Functional Description ............................................................................................... 31
   4.1. 25G Ethernet Intel FPGA IP Core Functional Description .................................... 31
      4.1.1. 25G Ethernet Intel FPGA IP Core TX MAC Datapath ....................................... 32
      4.1.2. 25 GbE TX PCS ....................................................................................... 34
      4.1.3. TX RS-FEC ......................................................................................... 34
      4.1.4. 25G Ethernet Intel FPGA IP Core RX MAC Datapath ...................................... 34
      4.1.5. Link Fault Signaling Interface ..................................................................... 38
      4.1.6. 25 GbE RX PCS ................................................................................... 40
      4.1.7. RX RS-FEC ....................................................................................... 40
      4.1.8. Flow Control ....................................................................................... 40
      4.1.9. 1588 Precision Time Protocol Interfaces .................................................... 43
   4.2. User Interface to Ethernet Transmission .............................................................. 52
      4.2.1. Order of Transmission ........................................................................... 52
      4.2.2. Bit Order For TX and RX Datapaths .......................................................... 53

5. Reset ............................................................................................................................ 54

6. Interfaces and Signal Descriptions ............................................................................ 55
   6.1. TX MAC Interface to User Logic ....................................................................... 56
   6.2. RX MAC Interface to User Logic ....................................................................... 58
   6.3. Transceivers ...................................................................................................... 59
6.4. Transceiver Reconfiguration Signals
6.4.1. Disabling Background Calibration
6.5. Avalon-MM Management Interface
6.6. PHY Interface Signals
6.7. 1588 PTP Interface Signals
6.8. Miscellaneous Status and Debug Signals
6.9. Reset Signals

7. Control, Status, and Statistics Register Descriptions
7.1. PHY Registers
7.2. TX MAC Registers
7.3. RX MAC Registers
7.4. Pause/PFC Flow Control Registers
7.5. Statistics Registers
7.5.1. TX Statistics Registers
7.5.2. RX Statistics Registers
7.6. 1588 PTP Registers
7.7. TX Reed-Solomon FEC Registers
7.8. RX Reed-Solomon FEC Registers

8. Debugging the Link
8.1. Error Insertion Test and Debugging

9. 25G Ethernet Intel Stratix 10 FPGA IP User Guide Archives

1. About the 25G Ethernet Intel FPGA IP Core

The Intel® Stratix® 10 25G Ethernet Intel FPGA IP core implements the 25G & 50G Ethernet Specification, Draft 1.6 from the 25 Gigabit Ethernet Consortium and the IEEE 802.3by 25Gb Ethernet specification. The IP core includes an option to support unidirectional transport as defined in Clause 66 of the IEEE 802.3-2012 Ethernet Standard. The MAC client side interface for the 25G Ethernet Intel FPGA IP core is a 64-bit Avalon® Streaming (Avalon-ST) interface. It maps to one 25.78125 Gbps transceiver. The IP core optionally includes Reed-Solomon forward error correction (RS-FEC) for support of direct attach copper (DAC) cable. IEEE 802.3 Clause 74 KR-FEC is not supported.

The IP core provides standard media access control (MAC) and physical coding sublayer (PCS), RS-FEC, and PMA functions shown in the following block diagrams. The PHY comprises the PCS, optional RS-FEC, and elective PMA.

*Figure 1. 25G Ethernet MAC, PCS, and PMA IP Block Diagram*
Figure 2. 10G/25G Ethernet MAC, PCS, and PMA IP Block Diagram

Figure 3. 25G Ethernet MAC and PCS IP Block Diagram
Figure 4. 10G/25G Ethernet MAC and PCS IP Block Diagram

Note:
1. To configure the IP between 10G and 25G, follow the reconfiguration sequence as defined in the Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide. For simplification, refer to the reconfiguration sequencer module from the design example, which is not part the IP.

2. For MAC + PCS core variant, follow the reset sequence guideline as defined in Recommended Reset Sequence of the Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide to ensure the 25G Ethernet Intel FPGA IP is having a proper reset sequence.

The following block diagram shows an example of a network application with 25G Ethernet Intel FPGA IP MAC and PHY.
Figure 5. Example Network Application

FPGA Network Interface and Packet Processor, Frame Multiplexer, and Cross Connect

- Ethernet Switch
- CPU Farm
- NPU Farm
- OTN Cross Connect (Optional)
- HiGig PCIe Interlaken OTN
- Custom Aggregation Packet Processing Monitoring Frame Multiplexing
- Security Processor
- Memory
- 25GbE MAC + PHY
- QSFP28 CFP4
- 25 Gbps
- xN
- 25 Gbps

Related Information
- 25 Gigabit Ethernet Consortium
- Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide
- 25G Ethernet Intel Stratix 10 FPGA IP Design Example User Guide

1.1. 25G Ethernet Intel FPGA IP Core Supported Features

The 25G Ethernet Intel FPGA IP core is designed to the 25G & 50G Ethernet Specification, Draft 1.6 from the 25 Gigabit Ethernet Consortium and designed to the IEEE 802.3by 25Gb Ethernet specification, as well as the IEEE 802.3ba-2012 High...
Speed Ethernet Standard available on the IEEE website (www.ieee.org). The MAC provides RX cut-through frame processing to optimize latency. The IP core supports the following features:

- **PHY features:**
  - Soft PCS logic that interfaces seamlessly to Intel Stratix 10 FPGA 25.78125 gigabits per second (Gbps) or 10.3125 Gbps serial transceivers.
  - Support for dynamic reconfiguration between the Ethernet data rates of 25.78125 Gbps and 10.3125 Gbps.
  - Optional soft Reed-Solomon forward error correction (FEC).
  - Elective physical medium attachment (PMA).
  - Supports adaptive mode for RX PMA Adaptation.

- **Frame structure control features:**
  - Support for jumbo packets, defined as packets greater than 1500 bytes.
  - Receive (RX) CRC removal and pass-through control.
  - Transmit (TX) CRC generation and insertion.
  - RX and TX preamble pass-through option for applications that require proprietary user management information transfer.
  - TX automatic frame padding to meet the 64-byte minimum Ethernet frame length.

- **Frame monitoring and statistics:**
  - RX CRC checking and error reporting.
  - RX malformed packet checking per IEEE specification.
  - Optional statistics counters.
  - Optional fault signaling detects and reports local fault and generates remote fault, with IEEE 802.3ba-2012 Ethernet Standard Clause 66 support.
  - Unidirectional transport as defined in Clause 66 of the IEEE 802.3-2012 Ethernet Standard.

- **Flow control:**
  - Standard IEEE 802.3 Clause 31 and Priority-Based IEEE 802.1Qbb flow control.
• Precision Time Protocol support:
  — Optional support for the IEEE Standard 1588-2008 Precision Clock Synchronization Protocol (1588 PTP). This feature supports PHY operating speed with a constant timestamp accuracy of ± 4 ns and a dynamic timestamp accuracy of ± 1 ns.

• Debug and testability features:
  — Programmable serial PMA local loopback (TX to RX) at the serial transceiver for self-diagnostic testing.
  — TX error insertion capability.
  — Optional access to Native PHY Debug Master Endpoint (NPDME) for serial link debugging or monitoring PHY signal integrity.

• User system interfaces:
  — Avalon Memory-Mapped (Avalon-MM) management interface to access the IP core control and status registers.
  — Avalon Streaming (Avalon-ST) data path interface connects to client logic.
  — Configurable ready latency of 0 or 3 clock cycles for Avalon-ST TX interface.
  — Hardware and software reset control.

For a detailed specification of the Ethernet protocol refer to the IEEE 802.3 Ethernet Standard.

Related Information
IEEE website
The IEEE 802.3 Ethernet Standard is available on the IEEE website.

1.2. 25G Ethernet Intel FPGA IP Core Device Family and Speed Grade Support

1.2.1. 25G Ethernet Intel FPGA IP Core Device Family Support

Table 1. Intel FPGA IP Core Device Support Levels

<table>
<thead>
<tr>
<th>Device Support Level</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>Advance</td>
<td>The IP core is available for simulation and compilation for this device family. Timing models include initial engineering estimates of delays based on early post-layout information. The timing models are subject to change as silicon testing improves the correlation between the actual silicon and the timing models. You can use this IP core for system architecture and resource utilization studies, simulation, pinout, system latency assessments, basic timing assessments (pipeline budgeting), and I/O transfer strategy (datapath width, burst depth, I/O standards tradeoffs).</td>
</tr>
<tr>
<td>Preliminary</td>
<td>The IP core is verified with preliminary timing models for this device family. The IP core meets all functional requirements, but might still be undergoing timing analysis for the device family. It can be used in production designs with caution.</td>
</tr>
<tr>
<td>Final</td>
<td>The IP core is verified with final timing models for this device family. The IP core meets all functional and timing requirements for the device family and can be used in production designs.</td>
</tr>
</tbody>
</table>
Table 2. 25G Ethernet Intel FPGA IP Core Device Family Support

Shows the level of support offered by the 25G Ethernet Intel FPGA IP core for each Intel FPGA device family.

<table>
<thead>
<tr>
<th>Device Family</th>
<th>Support</th>
</tr>
</thead>
<tbody>
<tr>
<td>Intel Stratix 10</td>
<td>Final</td>
</tr>
<tr>
<td>Other device families</td>
<td>No support</td>
</tr>
</tbody>
</table>

Related Information

Timing and Power Models
Reports the default device support levels in the current version of the Quartus Prime Pro Edition software.

1.2.2. 25G Ethernet Intel FPGA IP Core Device Speed Grade Support

Table 3. Supported Device Speed Grades

<table>
<thead>
<tr>
<th>IP Core</th>
<th>Device Family</th>
<th>Supported Speed Grades</th>
</tr>
</thead>
</table>
| 25G Ethernet Intel FPGA IP | Intel Stratix 10 L- and H-tile (1) (2) | - Transceiver speed grade: -1 or -2  
- Core speed grade: -1 and -2 |

Related Information

Stratix 10 GX/SX Device Overview
Provides more information on the sample ordering code and available options for Intel Stratix 10 devices.

1.3. IP Core Verification

To ensure functional correctness of the 25G Ethernet Intel FPGA IP core, Intel performs extensive validation through both simulation and hardware testing. Before releasing a version of the 25G Ethernet Intel FPGA IP core, Intel runs comprehensive regression tests in the current version of the Intel Quartus® Prime Pro Edition software.

Intel verifies that the current version of the Intel Quartus Prime Pro Edition software compiles the previous version of each IP core. Any exceptions to this verification are reported in the Intel FPGA IP Release Notes. Intel does not verify compilation with IP core versions older than the previous release.

Related Information

- Knowledge Base Issues for IP core
  Exceptions to functional correctness are documented in the 25G Ethernet Intel FPGA IP core errata.
- 25G Ethernet Intel FPGA IP Release Notes
- Intel Quartus Prime Design Suite Update Release Notes
  Includes changes in minor releases (updates).

(1) Only Intel Stratix 10 devices ending with "VG", VGS3", and "LG" suffixes in the part number are supported.

(2) Intel Stratix 10 devices with both E- and H-tile transceivers are supported. However, the IP core can only utilize the H-tile transceiver.
1.3.1. Simulation Environment

Intel performs the following tests on the 25G Ethernet Intel FPGA IP core in the simulation environment using internal and third-party standard bus functional models (BFM):

- Constrained random tests that cover randomized frame size and contents.
- Assertion based tests to confirm proper behavior of the IP core with respect to the specification.
- Extensive coverage of our runtime configuration space and proper behavior in all possible modes of operation.

1.3.2. Compilation Checking

Intel performs compilation testing on an extensive set of 25G Ethernet Intel FPGA IP core variations and designs to ensure the Intel Quartus Prime Pro Edition software places and routes the IP core ports correctly.

1.3.3. Hardware Testing

Intel performs hardware testing of the key functions of the 25G Ethernet Intel FPGA IP core using internal loopback and also with other 25G switches. The hardware tests also ensure reliable solution coverage for hardware related areas such as performance, link synchronization, and reset recovery.

1.4. Performance and Resource Utilization

The following table shows the typical device resource utilization for selected configurations using the current version of the Intel Quartus Prime software. With the exception of M20K memory blocks, the numbers of ALMs and logic registers are rounded up to the nearest 100. The timing margin for this IP core is a minimum of 15%.

Table 4. IP Core Variation Encoding for Resource Utilization Table for MAC+PCS+PMA Core Variant

"On" indicates the parameter is turned on. The symbol "—" indicates the parameter is turned off or not available.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>A</th>
<th>B</th>
<th>C</th>
<th>D</th>
</tr>
</thead>
<tbody>
<tr>
<td>Ready Latency</td>
<td>0</td>
<td>0</td>
<td>3</td>
<td>3</td>
</tr>
<tr>
<td>Enable RS-FEC</td>
<td>—</td>
<td>On</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Core Variant</td>
<td>MAC+PCS+PMA</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Enable flow control</td>
<td>—</td>
<td>Standard flow control, 1 queue</td>
<td>Standard flow control, 1 queue</td>
<td>Standard flow control, 1 queue</td>
</tr>
<tr>
<td>Enable link fault generation</td>
<td>—</td>
<td>—</td>
<td>On</td>
<td>On</td>
</tr>
<tr>
<td>Enable preamble passthrough</td>
<td>—</td>
<td>—</td>
<td>On</td>
<td>On</td>
</tr>
<tr>
<td>Enable TX CRC passthrough</td>
<td>On</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Enable MAC statistics counters</td>
<td>—</td>
<td>On</td>
<td>On</td>
<td>On</td>
</tr>
</tbody>
</table>
### Table 5. **IP Core FPGA Resource Utilization for 25G Ethernet Intel FPGA IP Core with MAC+PCS+PMA Core Variant for Intel Stratix 10 Devices**

Lists the resources and expected performance for selected variations of the 25G Ethernet Intel FPGA IP core.

These results were obtained using the Intel Quartus Prime software v19.1.

- The transceiver PLL reference clock frequency is 644.531250 MHz.
- The numbers of ALMs and logic registers are rounded up to the nearest 100.
- The numbers of ALMs, before rounding, are the **ALMs needed** numbers from the Intel Quartus Prime Fitter Report.

<table>
<thead>
<tr>
<th>IP Core Variation</th>
<th>A</th>
<th>B</th>
<th>C</th>
<th>D</th>
</tr>
</thead>
<tbody>
<tr>
<td>Enable IEEE 1588</td>
<td>—</td>
<td>—</td>
<td>On</td>
<td>—</td>
</tr>
<tr>
<td>Enable 10G/25G Dynamic Rate Switching</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>On</td>
</tr>
<tr>
<td>Enable Native PHY Debug Master Endpoint (NPDME)</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>On</td>
</tr>
</tbody>
</table>

### Table 6. **IP Core Variation Encoding for Resource Utilization Table for MAC+PCS Core Variant**

"On" indicates the parameter is turned on. The symbol "—" indicates the parameter is turned off or not available.

<table>
<thead>
<tr>
<th>IP Core Variation</th>
<th>A</th>
<th>B</th>
<th>C</th>
<th>D</th>
</tr>
</thead>
<tbody>
<tr>
<td>Parameter</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ready Latency</td>
<td>0</td>
<td>0</td>
<td>3</td>
<td>3</td>
</tr>
<tr>
<td>Enable RS-FEC</td>
<td>—</td>
<td>On</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Core Variant</td>
<td>MAC+PCS</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Enable flow control</td>
<td>—</td>
<td>Standard flow control, 1 queue</td>
<td>Standard flow control, 1 queue</td>
<td>Standard flow control, 1 queue</td>
</tr>
<tr>
<td>Enable link fault generation</td>
<td>—</td>
<td>—</td>
<td>On</td>
<td>On</td>
</tr>
<tr>
<td>Enable preamble passthrough</td>
<td>—</td>
<td>—</td>
<td>On</td>
<td>On</td>
</tr>
<tr>
<td>Enable TX CRC passthrough</td>
<td>On</td>
<td>—</td>
<td>—</td>
<td>—</td>
</tr>
<tr>
<td>Enable MAC statistics counters</td>
<td>—</td>
<td>On</td>
<td>On</td>
<td>On</td>
</tr>
<tr>
<td>Enable IEEE 1588</td>
<td>—</td>
<td>—</td>
<td>On</td>
<td>—</td>
</tr>
<tr>
<td>Enable 10G/25G Dynamic Rate Switching</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>On</td>
</tr>
<tr>
<td>Enable Native PHY Debug Master Endpoint (NPDME)</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>On</td>
</tr>
</tbody>
</table>
Table 7.  IP Core FPGA Resource Utilization for 25G Ethernet Intel FPGA IP Core with MAC+PCS Core Variant for Intel Stratix 10 Devices

Lists the resources and expected performance for selected variations of the 25G Ethernet Intel FPGA IP core. These results were obtained using the Intel Quartus Prime software v19.1.

- The transceiver PLL reference clock frequency is 644.531250 MHz.
- The numbers of ALMs and logic registers are rounded up to the nearest 100.
- The numbers of ALMs, before rounding, are the ALMs needed numbers from the Intel Quartus Prime Fitter Report.

<table>
<thead>
<tr>
<th>IP Core Variation</th>
<th>ALMs</th>
<th>Dedicated Logic Registers</th>
<th>Block Memory Bits</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>3900</td>
<td>8700</td>
<td>0</td>
</tr>
<tr>
<td>B</td>
<td>17400</td>
<td>43000</td>
<td>114880</td>
</tr>
<tr>
<td>C</td>
<td>14600</td>
<td>39300</td>
<td>11912</td>
</tr>
<tr>
<td>D</td>
<td>8500</td>
<td>18300</td>
<td>1024</td>
</tr>
</tbody>
</table>

Related Information

- 25G Ethernet Intel FPGA IP Core Parameters on page 28
  Information about the parameters and values in the IP core variations.
- Fitter Resources Reports in the Quartus Prime Pro Edition Help
## 1.5. Release Information

### Table 8. 25G Ethernet Intel FPGA IP Core Current Release Information

<table>
<thead>
<tr>
<th>Item</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Version</td>
<td>19.1</td>
</tr>
<tr>
<td>Release Date</td>
<td>2019.04.01</td>
</tr>
<tr>
<td>Ordering Codes</td>
<td>Variations without 1588 PTP option and without FEC option: IP-25GEUMACPHY (IPR-25GEUMACPHY for renewal)</td>
</tr>
<tr>
<td></td>
<td>Variations with 1588 PTP option and without FEC option: IP-25GEUMACPHYF (IPR-25GEUMACPHYF for renewal)</td>
</tr>
<tr>
<td></td>
<td>Variations without 1588 PTP option and with FEC option: IP-25GEUMACPHYFC (IPR-25GEUMACPHYFC for renewal)</td>
</tr>
<tr>
<td></td>
<td>Variations with 1588 PTP option and with FEC option: IP-25GEUMACPHYFFC (IPR-25GEUMACPHYFFC for renewal)</td>
</tr>
</tbody>
</table>
2. Getting Started

Related Information

- Introduction to Intel FPGA IP Cores
  Provides general information about all Intel FPGA IP cores, including parameterizing, generating, upgrading, and simulating IP cores.
- Creating Version-Independent IP and Platform Designer Simulation Scripts
  Create simulation scripts that do not require manual updates for software or IP version upgrades.
- Project Management Best Practices
  Guidelines for efficient management and portability of your project and IP files.

2.1. Installing and Licensing Intel FPGA IP Cores

The Intel Quartus Prime Pro Edition software installation includes the Intel FPGA IP library. This library provides many useful IP cores for your production use without the need for an additional license. Some Intel FPGA IP cores require purchase of a separate license for production use. The Intel FPGA IP Evaluation Mode allows you to evaluate these licensed Intel FPGA IP cores in simulation and hardware, before deciding to purchase a full production IP core license. You only need to purchase a full production license for licensed Intel IP cores after you complete hardware testing and are ready to use the IP in production.

The Intel Quartus Prime software installs IP cores in the following locations by default:

**Figure 6. IP Core Installation Path**

- **intelFPGA(_pro)**
  - **quartus** - Contains the Intel Quartus Prime software
  - **ip** - Contains the Intel FPGA IP library and third-party IP cores
  - **altera** - Contains the Intel FPGA IP library source code
  - `<IP name>` - Contains the Intel FPGA IP source files

**Table 9. IP Core Installation Locations**

<table>
<thead>
<tr>
<th>Location</th>
<th>Software</th>
<th>Platform</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>&lt;drive&gt;:\intelFPGA_pro\quartus\ip\altera</code></td>
<td>Intel Quartus Prime Pro Edition</td>
<td>Windows*</td>
</tr>
<tr>
<td><code>&lt;home directory&gt;:~/intelFPGA_pro/quartus/ip/altera</code></td>
<td>Intel Quartus Prime Pro Edition</td>
<td>Linux*</td>
</tr>
</tbody>
</table>
2.1.1. Intel FPGA IP Evaluation Mode

The free Intel FPGA IP Evaluation Mode allows you to evaluate licensed Intel FPGA IP cores in simulation and hardware before purchase. Intel FPGA IP Evaluation Mode supports the following evaluations without additional license:

- Simulate the behavior of a licensed Intel FPGA IP core in your system.
- Verify the functionality, size, and speed of the IP core quickly and easily.
- Generate time-limited device programming files for designs that include IP cores.
- Program a device with your IP core and verify your design in hardware.

Intel FPGA IP Evaluation Mode supports the following operation modes:

- **Tethered**—Allows running the design containing the licensed Intel FPGA IP indefinitely with a connection between your board and the host computer. Tethered mode requires a serial joint test action group (JTAG) cable connected between the JTAG port on your board and the host computer, which is running the Intel Quartus Prime Programmer for the duration of the hardware evaluation period. The Programmer only requires a minimum installation of the Intel Quartus Prime software, and requires no Intel Quartus Prime license. The host computer controls the evaluation time by sending a periodic signal to the device via the JTAG port. If all licensed IP cores in the design support tethered mode, the evaluation time runs until any IP core evaluation expires. If all of the IP cores support unlimited evaluation time, the device does not time-out.

- **Untethered**—Allows running the design containing the licensed IP for a limited time. The IP core reverts to untethered mode if the device disconnects from the host computer running the Intel Quartus Prime software. The IP core also reverts to untethered mode if any other licensed IP core in the design does not support tethered mode.

When the evaluation time expires for any licensed Intel FPGA IP in the design, the design stops functioning. All IP cores that use the Intel FPGA IP Evaluation Mode time out simultaneously when any IP core in the design times out. When the evaluation time expires, you must reprogram the FPGA device before continuing hardware verification. To extend use of the IP core for production, purchase a full production license for the IP core.

You must purchase the license and generate a full production license key before you can generate an unrestricted device programming file. During Intel FPGA IP Evaluation Mode, the Compiler only generates a time-limited device programming file (\(<project\ name\>_\_time\_limited\_sof\) that expires at the time limit.
Figure 7. Intel FPGA IP Evaluation Mode Flow

- Install the Intel Quartus Prime Software with Intel FPGA IP Library
- Parameterize and Instantiate a Licensed Intel FPGA IP Core
- Verify the IP in a Supported Simulator
- Compile the Design in the Intel Quartus Prime Software
- Generate a Time-Limited Device Programming File
- Program the Intel FPGA Device and Verify Operation on the Board
- IP Ready for Production Use?
  - Yes
    - Purchase a Full Production IP License
    - Include Licensed IP in Commercial Products
  - No

Note: Refer to each IP core's user guide for parameterization steps and implementation details.

Intel licenses IP cores on a per-seat, perpetual basis. The license fee includes first-year maintenance and support. You must renew the maintenance contract to receive updates, bug fixes, and technical support beyond the first year. You must purchase a full production license for Intel FPGA IP cores that require a production license, before generating programming files that you may use for an unlimited time. During Intel FPGA IP Evaluation Mode, the Compiler only generates a time-limited device programming file (<project name>_time_limited.sof) that expires at the time limit. To obtain your production license keys, visit the Self-Service Licensing Center.

The Intel FPGA Software License Agreements govern the installation and use of licensed IP cores, the Intel Quartus Prime design software, and all unlicensed IP cores.
2.2. Specifying the Intel Stratix 10 IP Core Parameters and Options

The 25G Ethernet Intel FPGA IP parameter editor allows you to quickly configure your custom IP variation. Use the following steps to specify IP core options and parameters in the Intel Quartus Prime Pro Edition software.

1. In the Intel Quartus Prime Pro Edition, click File ➤ New Project Wizard to create a new Quartus Prime project, or File ➤ Open Project to open an existing Quartus Prime project. The wizard prompts you to specify a device.

2. In the IP Catalog (Tools ➤ IP Catalog), locate and double-click the name of the IP core to customize. The New IP Variation window appears.

3. In the New IP Variation dialog box, specify a top-level name for your custom IP variation. The parameter editor saves the IP variation settings in a file named <your_ip>.ip.

4. Click Create. The parameter editor appears.

5. On the IP tab, specify the parameters for your IP core variation. Refer to 25G Ethernet Intel FPGA IP Core Parameters on page 28 for information about specific IP core parameters.

6. Optionally, to generate a simulation testbench or compilation and hardware design example, follow the instructions in the 25G Ethernet Intel Stratix 10 FPGA IP Design Example User Guide.

7. Click Generate HDL. The Generation dialog box appears.

8. Specify output file generation options, and then click Generate. The IP variation files generate according to your specifications.

9. Click Finish. The parameter editor adds the top-level .ip file to the current project automatically. If you are prompted to manually add the .ip file to the project, click Project ➤ Add/Remove Files in Project to add the file.

10. After generating and instantiating your IP variation, make appropriate pin assignments to connect ports.

Related Information

25G Ethernet Intel Stratix 10 FPGA IP Design Example User Guide

Information about the Example Design tab in the 25G Ethernet Intel FPGA IP parameter editor for Intel Stratix 10 devices.

2.3. Simulating the IP Core

You can simulate your 25G Ethernet Intel FPGA IP core variation with the functional simulation model and the testbench generated with the IP core. The functional simulation model is a cycle-accurate model that allows for fast functional simulation of your IP core instance using industry-standard Verilog HDL simulators. You can simulate the Intel-provided testbench or create your own testbench to exercise the IP core functional simulation model.
The functional simulation model and testbench files are generated in project subdirectories. These directories also include scripts to compile and run the design example.

*Note:* Use the simulation models only for simulation and not for synthesis or any other purposes. Using these models for synthesis creates a nonfunctional design.

In the top-level wrapper file for your simulation project, you can set the following RTL parameters to enable simulation optimization. These optimizations significantly decrease the time to reach link initialization.

- **SIM_SHORT_RST**: Shortens the reset times to speed up simulation.
- **SIM_SHORT_AM**: Shortens the interval between alignment markers to accelerate alignment marker lock. Alignment markers are used when Reed-Solomon FEC is enabled.
- **SIM_SIMPLE_RATE**: Sets the PLL reference clock ($\text{clk\_ref}$) to 625 MHz instead of 644.53125 MHz to optimize PLL simulation model behavior.

In general, parameters are set through the IP core parameter editor and you should not change them manually. The only exceptions are these simulation optimization parameters.

To set these parameters on the PHY blocks, add the following lines to the top-level wrapper file:

```vhdl
defparam <dut instance>.SIM_SHORT_RST = 1'b1;
defparam <dut instance>.SIM_SHORT_AM = 1'b1;
defparam <dut instance>.SIM_SIMPLE_RATE = 1'b1;
```

*Note:* You can use the example testbench as a guide for setting the simulation parameters in your own simulation environment. These lines are already present in the Intel-provided testbench for the IP core.

**Related Information**

- **Simulating Intel FPGA Designs**

- **25G Ethernet Intel Stratix 10 FPGA IP Design Example User Guide** Information about generating and simulating the Intel-provided 25G Ethernet Intel FPGA IP testbench. This testbench demonstrates a basic test of the IP core. It is not intended to be a substitute for a full verification environment.

### 2.4. Generated File Structure

The Intel Quartus Prime Pro Edition software generates the following IP core output file structure.

For information about the file structure of the design example, refer to the **25G Ethernet Intel Stratix 10 FPGA IP Design Example User Guide**.
Figure 8. **IP Core Generated Files**

![Diagram of IP Core Generated Files]

<table>
<thead>
<tr>
<th>File Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>&lt;your_ip&gt;.ip</code></td>
<td>The Platform Designer system or top-level IP variation file. <code>&lt;your_ip&gt;</code> is the name that you give your IP variation.</td>
</tr>
<tr>
<td><code>&lt;system&gt;.sopcinfo</code></td>
<td>Describes the connections and IP component parameterizations in your Platform Designer system. You can parse its contents to get requirements when you develop software drivers for IP components. Downstream tools such as the Nios II Gen 2 tool chain use this file. The .sopcinfo file and the system.h file generated for the Nios II Gen 2 tool chain include address map information for each slave relative to each master that accesses the slave. Different masters may have a different address map to access a particular slave component.</td>
</tr>
<tr>
<td><code>&lt;your_ip&gt;.cmp</code></td>
<td>The VHDL Component Declaration (.cmp) file is a text file that contains local generic and port definitions that you can use in VHDL design files. This IP core does not support VHDL. However, the Intel Quartus Prime software generates this file.</td>
</tr>
<tr>
<td>File Name</td>
<td>Description</td>
</tr>
<tr>
<td>---------------------</td>
<td>--------------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>&lt;your_ip&gt;.html</td>
<td>A report that contains connection information, a memory map showing the address of each slave with respect to each master to which it is connected, and parameter assignments.</td>
</tr>
<tr>
<td>&lt;your_ip&gt;_generation.rpt</td>
<td>IP or Platform Designer generation log file. A summary of the messages during IP generation.</td>
</tr>
<tr>
<td>&lt;your_ip&gt;.qgsimc</td>
<td>Lists simulation parameters to support incremental regeneration.</td>
</tr>
<tr>
<td>&lt;your_ip&gt;.qgsynthc</td>
<td>Lists synthesis parameters to support incremental regeneration.</td>
</tr>
<tr>
<td>&lt;your_ip&gt;.qip</td>
<td>Contains all the required information about the IP component to integrate and compile the IP component in the Intel Quartus Prime Pro Edition software.</td>
</tr>
<tr>
<td>&lt;your_ip&gt;.csv</td>
<td>Contains information about the upgrade status of the IP component.</td>
</tr>
<tr>
<td>&lt;your_ip&gt;.bsf</td>
<td>A Block Symbol File (.bsf) representation of the IP variation for use in Intel Quartus Prime Pro Edition Block Diagram Files (.bdf).</td>
</tr>
<tr>
<td>&lt;your_ip&gt;.spd</td>
<td>Required input file for ip-make-simscript to generate simulation scripts for supported simulators. The .spd file contains a list of files generated for simulation, along with information about memories that you can initialize.</td>
</tr>
<tr>
<td>&lt;your_ip&gt;.ppf</td>
<td>The Pin Planner File (.ppf) stores the port and node assignments for IP components created for use with the Pin Planner.</td>
</tr>
<tr>
<td>&lt;your_ip&gt;_bb.v</td>
<td>You can use the Verilog black-box (_bb.v) file as an empty module declaration for use as a black box.</td>
</tr>
<tr>
<td>&lt;your_ip&gt;_inst.v and _inst.vhd</td>
<td>HDL example instantiation template. You can copy and paste the contents of this file into your HDL file to instantiate the IP variation. This IP core does not support VHDL. However, the Intel Quartus Prime Pro Edition software generates the _inst.vhd file.</td>
</tr>
<tr>
<td>&lt;your_ip&gt;.regmap</td>
<td>If IP contains register information, .regmap file generates. The .regmap file describes the register map information of master and slave interfaces. This file complements the .sopcinfo file by providing more detailed register information about the system. This enables register display views and user customizable statistics in the System Console.</td>
</tr>
<tr>
<td>&lt;your_ip&gt;.svd</td>
<td>Allows hard processor system (HPS) System Debug tools to view the register maps of peripherals connected to HPS within a Platform Designer system. During synthesis, the .svd files for slave interfaces visible to System Console masters are stored in the .sof file in the debug section. System Console reads this section, which Platform Designer can query for register map information. For system slaves, Platform Designer can access the registers by name.</td>
</tr>
<tr>
<td>synth/&lt;your_ip&gt;.v or &lt;synth/ &lt;your_ip&gt;.vhd</td>
<td>Top-level IP synthesis HDL files that instantiate each submodule or child IP core for synthesis. This IP core does not support VHDL. However, the Intel Quartus Prime software generates this file.</td>
</tr>
<tr>
<td>sim/&lt;your_ip&gt;.v or.vhd</td>
<td>Top-level simulation files that instantiate each submodule or child IP core for simulation. This IP core does not support VHDL. However, the Intel Quartus Prime Pro Edition software generates this file.</td>
</tr>
<tr>
<td>sim/mentor/</td>
<td>Contains a ModelSim script msim_setup.tcl to set up and run a simulation.</td>
</tr>
<tr>
<td>sim/aldec/</td>
<td>Contains a Riviera-PRO script rivierapro_setup.tcl to set up and run a simulation.</td>
</tr>
<tr>
<td>sim/synopsys/vcs/</td>
<td>Contains a shell script vcs_setup.sh to set up and run a VCS® simulation.</td>
</tr>
<tr>
<td>sim/synopsys/vcsmx/</td>
<td>Contains a shell script vcsmx_setup.sh and synopsys_sim.setup file to set up and run a VCS MX® simulation.</td>
</tr>
<tr>
<td>File Name</td>
<td>Description</td>
</tr>
<tr>
<td>-----------------</td>
<td>-----------------------------------------------------------------------------</td>
</tr>
<tr>
<td>sim/cadence/</td>
<td>Contains a shell script <code>ncsim_setup.sh</code> and other setup files to set up and run an NCSIM simulation.</td>
</tr>
<tr>
<td>sim/xcelium/</td>
<td>Contains a shell script <code>xcelium_setup.sh</code> and other setup files to set up and run an xcelium simulation.</td>
</tr>
<tr>
<td><code>&lt;child IP cores&gt;/</code></td>
<td>For each generated child IP core directory, Platform Designer generates <code>synth/</code> and <code>sim/</code> sub-directories.</td>
</tr>
</tbody>
</table>

**Related Information**

25G Ethernet Intel Stratix 10 FPGA IP Design Example User Guide
Information about the 25G Ethernet Intel FPGA IP core design example file structure.

### 2.5. Integrating Your IP Core in Your Design

#### 2.5.1. Pin Assignments

When you integrate your 25G Ethernet Intel FPGA IP core instance in your design, you must make appropriate pin assignments. While compiling the IP core alone, you can create virtual pins to avoid making specific pin assignments for top-level signals. When you are ready to map the design to hardware, you can change to the correct pin assignments.

**Related Information**

Intel Quartus Prime Help
For information about the Intel Quartus Prime software, including virtual pins.

#### 2.5.2. Adding the Transceiver PLL

The transceiver channels in the Intel Stratix 10 devices require an external PLL to drive the TX transceiver serial clock, in order to compile and to function correctly in hardware. In many cases, the same PLL can be shared with an additional transceiver in your design.
Figure 9. PLL Configuration Example for 25G Configuration
The TX transceiver PLL is instantiated with an ATX PLL IP core. The TX transceiver PLL must always be instantiated outside the 25G Ethernet Intel FPGA IP core.

![Diagram of PLL Configuration for 25G Configuration]

Figure 10. PLL Configuration Example for 10G/25G Configuration
The TX transceiver PLL is instantiated with an ATX PLL IP core. The TX transceiver PLL must always be instantiated outside the 25G Ethernet Intel FPGA IP core.

![Diagram of PLL Configuration for 10G/25G Configuration]
You can use the IP Catalog to create a transceiver PLL.

- Select **L-Tile/H-Tile Transceiver ATX PLL Intel Stratix 10 FPGA IP**.
- In the parameter editor, set the following parameter values:
  - For 25G configuration:
    - **PLL output frequency** to 12890.625 MHz. The transceiver performs dual edge clocking, using both the rising and falling edges of the input clock from the PLL. Therefore, this PLL output frequency setting supports a 25.78125 Gbps data rate through the transceiver.
    - **Primary PLL clock output buffer** to GXT clock output buffer.
    - Turn on **Enable GXT local clock output port (tx_serial_clk_gxt)**.
  - For 10G configuration:
    - **PLL output frequency** to 5156.25 MHz. The transceiver performs dual edge clocking, using both the rising and falling edges of the input clock from the PLL. Therefore, this PLL output frequency setting supports a 10.3125 Gbps data rate through the transceiver.
    - **Primary PLL clock output buffer** to GX clock output buffer.
    - Turn on **Enable GX local clock output port (tx_serial_clk)**.
    - **PLL auto mode reference clock frequency (integer)** to 644.53125 or 322.265625 MHz.

You must connect the ATX PLL to the 25G Ethernet Intel FPGA IP core as follows:

- Connect the clock output port of the ATX PLL to the **tx_serial_clk** input port of the 25G Ethernet Intel FPGA IP core.
- If the **Enable 10G/25G dynamic rate switching** option is turned on:
  - Connect the clock output port of the ATX PLL with 25G configuration to **tx_serial_clk0** input port of the 25G Ethernet Intel FPGA IP core.
  - Connect the clock output port of the ATX PLL with 10G configuration to **tx_serial_clk1** input port of the 25G Ethernet Intel FPGA IP core.
- Connect the **pll_locked** output port of the ATX PLL to the **tx_pll_locked** input port of the 25G Ethernet Intel FPGA IP core.
- Drive the ATX PLL reference clock port and the 25G Ethernet Intel FPGA IP core **clk_ref** input port with the same clock. The clock frequency must be the frequency you specify for the ATX PLL IP core **PLL auto mode reference clock frequency (integer)** parameter.

**Related Information**

- **Transceivers** on page 59
- **Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide**
  Information about the correspondence between PLLs and transceiver channels, and information about how to configure an external transceiver PLL for your own design. You specify the clock network to which the PLL output connects by setting the clock network in the PLL parameter editor.
2.5.3. Adding the External Time-of-Day Module for Variations with 1588 PTP Feature

25G Ethernet Intel FPGA IP cores that include the 1588 PTP module require an external time-of-day (TOD) module to provide a continuous flow of current time-of-day information. The TOD module must update the time-of-day output value on every clock cycle, and must provide the TOD value in the V2 format (96 bits) or the 64-bit TOD format, or both.

Intel provides the following components that you can combine to create the TOD module the 25G Ethernet Intel FPGA IP core requires:

- A simple TOD clock module, available from the IP Catalog (Interface Protocols > Ethernet > Reference Design Components > Ethernet IEEE 1588 Time of Day Clock Intel FPGA IP). You can instantiate two of these clock modules and connect one to the TX MAC and the other to the RX MAC.

- A single-format TOD synchronizer, available from the IP Catalog (Interface Protocols > Ethernet > Reference Design Components > Ethernet IEEE 1588 TOD Synchronizer Intel FPGA IP). This component can handle only a single TOD format. Therefore, if you set the Time of day format parameter to the value of Enable both formats, you must instantiate and connect two TOD synchronizer modules. If your IP core supports only a single TOD format, your design requires only a single TOD synchronizer module.

Each TOD synchronizer connects a master TOD clock and a slave TOD clock.

- If you create your TOD module with a single TOD synchronizer, the master TOD clock connects to the TX MAC of the 25G Ethernet Intel FPGA IP core and the slave TOD clock connects to the RX MAC of the 25G Ethernet Intel FPGA IP core.

- Alternatively, you can drive both the TX and RX TOD clocks from a single master TOD clock. In that case, your design must include two TOD synchronizers, one to connect the master TOD clock and the slave TX TOD clock and one to connect the master TOD clock and the slave RX TOD clock.

If your IP core supports both TOD formats, double the number of TOD synchronizers in your TOD module. The configuration you implement depends on your system design requirements for 1588 PTP functionality.
Figure 11. TOD Synchronizer and TOD Clocks in 96-Bit TOD Format Design

Shows the required connections between two TOD clock components and a TOD synchronizer component in a single TOD format design. In a simple TOD module, the master TOD clock connects to the TX MAC of the IP core, and the slave TOD clock connects to the RX MAC of the IP core. If your 25G Ethernet Intel FPGA IP core supports both TOD formats, a second TOD synchronizer connects to the corresponding 64-bit time-of-day signals of the same master and slave TOD clocks.

For information about the Ethernet IEEE 1588 Time of Day Clock and Ethernet IEEE 1588 TOD Synchronizer components, and the requirements for the PLL that connects to the TOD synchronizer, refer to the Ethernet Design Example Components User Guide.

Table 11. TOD Module Required Connections to 25G Ethernet Intel FPGA IP Core

Lists the required connections between the TOD module and the 25G Ethernet Intel FPGA IP core, using signal names for TOD modules that provide both a 96-bit TOD and a 64-bit TOD. If you create your own TOD module, it must have the output signals required by the 25G Ethernet Intel FPGA IP core. However, its signal names could be different than the TOD module signal names in the table. The signals that the IP core includes depend on the value you set for Time of day format in the parameter editor. For example, an RX TOD module might require only a 96-bit TOD out signal. This table does not list required connections between the TOD module and additional parts of your design.

<table>
<thead>
<tr>
<th>TOD Module Signal</th>
<th>25GbE IP Core Signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>rst_n (input to TX and RX TOD clocks)</td>
<td>Drive this signal from the same source as the csr_rst_n input signal to the 25G Ethernet Intel FPGA IP core.</td>
</tr>
<tr>
<td>period_rst_n (input to RX TOD clock) reset_slave (input to Synchronizer)</td>
<td>Drive these signals from the same source as the rx_rst_n input signal to the 25G Ethernet Intel FPGA IP core.</td>
</tr>
<tr>
<td>period_rst_n (input to TX TOD clock) reset_master (input to Synchronizer)</td>
<td>Drive these signals from the same source as the tx_rst_n input signal to the 25G Ethernet Intel FPGA IP core.</td>
</tr>
<tr>
<td>time_of_day_96b[95:0] (output from TX TOD clock)</td>
<td>tx_time_of_day_96b_data[95:0] (input)</td>
</tr>
<tr>
<td>time_of_day_64b[63:0] (output from TX TOD clock)</td>
<td>tx_time_of_day_64b_data[63:0] (input)</td>
</tr>
<tr>
<td>time_of_day_96b[95:0] (output from RX TOD clock)</td>
<td>rx_time_of_day_96b_data[95:0] (input)</td>
</tr>
<tr>
<td>time_of_day_64b[63:0] (output from RX TOD clock)</td>
<td>rx_time_of_day_64b_data[63:0] (input)</td>
</tr>
<tr>
<td>period_clk (input to TX TOD clock) clk_master (input to Synchronizer)</td>
<td>clk_txmac (output)</td>
</tr>
<tr>
<td>period_clk (input to RX TOD clock) clk_slave (input to Synchronizer)</td>
<td>clk_rxmac (output)</td>
</tr>
</tbody>
</table>

Related Information

- External Time-of-Day Module for 1588 PTP Variations on page 50
2.5.4. Placement Settings for the 25G Ethernet Intel FPGA IP Core

The Quartus Prime software provides the options to specify design partitions and Logic Lock (Standard) or Logic Lock regions for incremental compilation, to control placement on the device. To achieve timing closure for your design, you might need to provide floorplan guidelines using one or both of these features.

The appropriate floorplan is always design-specific, and depends on your design.

Related Information
Describes incremental compilation, design partitions, and Logic Lock regions.

2.6. Compiling the Full Design and Programming the FPGA

You can use the Start Compilation command on the Processing menu in the Intel Quartus Prime software to compile your design. After successfully compiling your design, program the targeted Intel FPGA with the Programmer and verify the design in hardware.

Note: The 25G Ethernet Intel FPGA IP core design example synthesis directories include Synopsys Constraint (.sdc) files that you can copy and modify for your own design.

Related Information
- Incremental Compilation for Hierarchical and Team-Based Design
- Programming Intel Devices
- 25G Ethernet Intel Stratix 10 FPGA IP Design Example User Guide
  Information about generating the design example and the design example directory structure.
3. 25G Ethernet Intel FPGA IP Core Parameters

The 25G Ethernet Intel FPGA IP parameter editor provides the parameters you can set to configure the 25G Ethernet Intel FPGA IP core and design example.

The 25G Ethernet Intel FPGA IP parameter editor includes an Example Design tab. For information about that tab, refer to the 25G Ethernet Intel Stratix 10 FPGA IP Design Example User Guide.

Table 12. IP Core Parameters

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Range</th>
<th>Default Setting</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>General Options</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Device Family</td>
<td>Stratix 10</td>
<td>Stratix 10</td>
<td>Selects the device family.</td>
</tr>
<tr>
<td>Ready Latency</td>
<td>0, 3</td>
<td>0</td>
<td>Selects the readyLatency value on the TX client interface. readyLatency is an Avalon-ST interface property that defines the number of clock cycles of delay from when the IP core asserts the l1_tx_ready signal to the clock cycle in which the IP core can accept data on the TX client interface. Refer to the Avalon Interface Specifications. Selecting a latency of 3 eases timing closure at the expense of increased latency for the datapath. If you set the readyLatency to 3 and turn on standard flow control, data might be delayed in the IP core while the IP core is backpressured.</td>
</tr>
<tr>
<td>Core Variant</td>
<td>MAC+PCS, MAC+PCS, MAC+PCS+PMA</td>
<td>MAC+PCS+PMA</td>
<td>Selects the primary blocks to include in the IP core variation.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- MAC+PCS+PMA—When enabled, the IP core generates with capability of MAC, PCS, and PMA protocol layers.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>- MAC+PCS—When enabled the IP core generates with the capability of MAC and PCS only.</td>
</tr>
<tr>
<td>PCS/PMA Options</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Enable RS-FEC</td>
<td>Enabled, Disabled</td>
<td>Disabled</td>
<td>When enabled, the IP core implements Reed-Solomon forward error correction (FEC).</td>
</tr>
<tr>
<td>Flow Control Options</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Enable flow control</td>
<td>Enabled, Disabled</td>
<td>Disabled</td>
<td>When enabled, the IP core implements flow control. When either link partner experiences congestion, the respective transmit control sends pause frames. Register settings in Table 27 on page 75 and Table 28 on page 78 control flow control behavior, including whether the IP core implements standard flow control or priority-based flow control. If you turn on standard flow control and set the readyLatency to 3, data might be delayed in the IP core while the IP core is backpressured.</td>
</tr>
</tbody>
</table>

continued...
<table>
<thead>
<tr>
<th>Parameter</th>
<th>Range</th>
<th>Default Setting</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of queues</td>
<td>1-8</td>
<td>8</td>
<td>Specifies the number of queues used in managing flow control.</td>
</tr>
</tbody>
</table>

**MAC Options**

| Enable link fault generation               | Enabled, Disabled | Disabled         | When enabled, the IP core implements link fault signaling as defined in the IEEE 802.3-2012 IEEE Standard for Ethernet. The MAC includes a Reconciliation Sublayer (RS) to manage local and remote faults. When enabled, the local RS TX logic can transmit remote fault sequences in case of a local fault and can transmit IDLE control words in case of a remote fault. |
| Enable preamble passthrough                | Enabled, Disabled | Disabled         | When enabled, the IP core is in RX and TX preamble pass-through mode. In RX preamble pass-through mode, the IP core passes the preamble and Start Frame Delimiter (SFD) to the client instead of stripping them out of the Ethernet packet. In TX preamble pass-through mode, the client specifies the preamble and provides the SFD to be sent in the Ethernet frame. |
| Enable TX CRC passthrough                  | Enabled, Disabled | Disabled         | When enabled, TX MAC does not insert the CRC-32 checksum in the out-going frame. In pass-through mode, the client must provide frames with at least 64 bytes, including the Frame Check Sequence (FCS). When disabled, the TX MAC computes and inserts a 32-bit FCS in the TX MAC frame. This parameter is not available if you turn on Enable IEEE 1588. |
| Enable MAC statistics counters             | Enabled, Disabled | Enabled          | When enabled, the IP core includes statistics counters that characterize TX and RX traffic. |

**IEEE 1588 Options**

| Enable IEEE 1588                          | Enabled, Disabled | Disabled         | If enabled, the IP core supports the IEEE Standard 1588-2008 Precision Clock Synchronization Protocol, by providing the hooks to implement the Precise Timing Protocol (PTP). This parameter is not available if you turn on Enable TX CRC passthrough. |
| Time of day format                         | Enable 96-bit timestamp format, Enable 64-bit timestamp format, Enable both formats | Enable both formats | Specifies the interface to the Time of Day module. If you select Enable both formats, the IP core includes both the 64-bit interface and the 96-bit interface. This parameter is available only in variations with Enable IEEE 1588 turned on. The IP core provides the Time of Day interface; the IP core does not include Time of Day and synchronizer modules to connect to this interface. |
| Fingerprint width                          | 1-32             | 4               | Specifies the number of bits in the fingerprint that the IP core handles. This parameter is available only in variations with Enable IEEE 1588 turned on. |

**10G/25G Rate Switching**

| Enable 10G/25G dynamic rate switching      | Enabled, Disabled | Disabled         | If enabled, the IP core supports dynamic reconfiguration between the 10 Gbps and the 25 Gbps data rates. |

**Configuration, Debug and Extension Options**

| Enable Native PHY Debug Master Endpoint (NPDME) | Enabled, Disabled | Disabled | If enabled, the Transceiver Native PHY IP includes an embedded Native PHY Debug Master Endpoint (NPDME) that connects internally to the Avalon-MM slave |

---

*continued...*
<table>
<thead>
<tr>
<th>Parameter</th>
<th>Range</th>
<th>Default Setting</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reference clock frequency</td>
<td>644.531250, 322.265625</td>
<td>644.531250</td>
<td>Specifies the frequency of the transceiver CDR reference clock input in MHz.</td>
</tr>
<tr>
<td>Enable auto adaptation triggering for RX PMA CTLE/DFE mode</td>
<td>Enabled, Disabled</td>
<td>Enabled</td>
<td>If enabled, additional logic is instantiated to automatically request adaptation once RX data is unlocked. If disabled, refer to Adaptation Control - Start section of the Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide for more information about how to start adaptation.</td>
</tr>
</tbody>
</table>

**Related Information**

- **25G Ethernet Intel Stratix 10 FPGA IP Design Example User Guide**
  Information about the Example Design tab in the 25GbE parameter editor.

- **Avalon Interface Specifications**
  Detailed information about Avalon-ST interfaces and the Avalon-ST readLatency parameter.

- **Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide**
  Information about Intel Stratix 10 Native PHY IP core features, including NPDME.
4. Functional Description

4.1. 25G Ethernet Intel FPGA IP Core Functional Description

The 25G Ethernet Intel FPGA IP core implements an Ethernet MAC in accordance with the 25G & 50G Ethernet Specification. The IP core implements an Ethernet PCS and PMA (PHY) that handles the frame encapsulation and flow of data between a client logic and Ethernet network.

**Figure 12. 25G Ethernet Intel FPGA IP Core with MAC, PCS, and PMA Clock Diagram**

In the TX direction, the MAC assembles packets and sends them to the PHY. It completes the following tasks:

- Accepts client frames.
- Inserts the inter-packet gap (IPG), preamble, start of frame delimiter (SFD), and padding. The source of the preamble and SFD depends on whether the IP core is in preamble-passthrough mode.
- Adds the CRC bits if enabled.
- Updates statistics counters if enabled.

The PCS encodes MAC frames. The PHY, if selected, will perform reliable transmission over the media to the remote end.
In the RX direction, the PMA, if selected, passes frames to the PCS that sends them to the MAC. The MAC completes the following tasks:

- Performs CRC and malformed packet checks.
- Updates statistics counters if enabled.
- Strips out the CRC, preamble, and SFD.
- Passes the remainder of the frame to the client.

In preamble pass-through mode, the MAC passes on the preamble and SFD to the client instead of stripping them out. In RX CRC pass-through mode, the MAC passes on the CRC bytes to the client and asserts the end-of-packet signal in the same clock cycle as the final CRC byte.

### 4.1.1. 25G Ethernet Intel FPGA IP Core TX MAC Datapath

The TX MAC module receives the client payload data with the destination and source addresses. It then adds, appends, or updates various header fields in accordance with the configuration specified. The MAC does not modify the destination address, the source address, or the payload received from the client. However, the TX MAC module adds a preamble, if the IP core is not configured to receive the preamble from user logic. It pads the payload of frames greater than eight bytes to satisfy the minimum Ethernet frame payload of 46 bytes. By default, the MAC inserts the CRC bytes. The TX MAC module inserts IDLE bytes to maintain an average IPG of 12.

#### Figure 13. Typical Client Frame at the Transmit Interface

Illustrates the changes that the TX MAC makes to the client frame. This figure uses the following notational conventions:

- \( <p> \) = payload size, which is arbitrarily large
- \( <s> \) = number of padding bytes (0–46)
- \( <g> \) = number of IPG bytes

<table>
<thead>
<tr>
<th>MAC Frame</th>
<th>Provided by client in l1_tx_data in preamble pass-through mode</th>
<th>Added by MAC for TX packets otherwise</th>
<th>Payload Data from Client</th>
</tr>
</thead>
<tbody>
<tr>
<td>Start</td>
<td>Preamble [47:0]</td>
<td>SFD[7:0]</td>
<td>Payload [&lt;p&gt;-1:0]</td>
</tr>
<tr>
<td></td>
<td>Destination Add[47:0]</td>
<td>Source Add[47:0]</td>
<td>Type/Length[15:0]</td>
</tr>
<tr>
<td></td>
<td>Type/Length[15:0]</td>
<td>Payload [&lt;p&gt;-1:0]</td>
<td>PAD[&lt;s&gt;-1:0]</td>
</tr>
<tr>
<td></td>
<td>Type/Length[15:0]</td>
<td>Payload [&lt;p&gt;-1:0]</td>
<td>CRC32 [31:0]</td>
</tr>
<tr>
<td></td>
<td>Type/Length[15:0]</td>
<td>Payload [&lt;p&gt;-1:0]</td>
<td>CRC32 [31:0]</td>
</tr>
<tr>
<td></td>
<td>Type/Length[15:0]</td>
<td>Payload [&lt;p&gt;-1:0]</td>
<td>CRC32 [31:0]</td>
</tr>
<tr>
<td></td>
<td>Type/Length[15:0]</td>
<td>Payload [&lt;p&gt;-1:0]</td>
<td>CRC32 [31:0]</td>
</tr>
<tr>
<td>To PCS</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### Figure 14. TX MAC Functions

- **User logic**
  - **Pad**
  - **Preamble insertion**
  - **IPG insertion**
  - **CRC generation**
  - **Link fault generation**
  - **MAC Frame Status Check**
  - **To PCS**
4.1.1.1. Frame Padding

When the length of the client frame is less than 64 bytes, the TX MAC module inserts pad bytes (0x00) after the payload to create a frame length equal to the minimum size of 64 bytes (including CRC).

The IP core filters out all client frames with lengths less than 9 bytes. The IP core drops these frames silently.

4.1.1.2. Preamble Insertion

In the TX datapath the MAC prepends an eight-byte preamble to the client frame. If you turn on Enable link fault generation, this MAC module also incorporates the functions of the reconciliation sublayer (RS).

The source of the 7-byte preamble (including a Start byte) and 1-byte SFD depends on whether you turn on Enable preamble passthrough in the parameter editor.

If the preamble pass-through feature is enabled, the client provides the eight-byte preamble (including the 0xFB Start byte and final 1-byte SFD) on l1_tx_data. The client is responsible for providing the correct Start byte (0xFB) and an appropriate SFD byte. If the preamble pass-through feature is disabled, the MAC inserts the standard Ethernet preamble in the transmitted Ethernet frame.

Note that a single parameter in the 25G Ethernet Intel FPGA IP parameter editor turns on both RX and TX preamble passthrough.

4.1.1.3. Inter-Packet Gap Generation and Insertion

The TX MAC maintains the minimum inter-packet gap (IPG) between transmitted frames required by the IEEE 802.3 Ethernet standard. The deficit idle counter (DIC) maintains the average IPG of 12 bytes.

4.1.1.4. Frame Check Sequence (CRC32) Insertion

The component GUI includes the Enable TX CRC passthrough parameter to control CRC generation. When enabled, TX MAC does not insert the CRC32 checksum in the out-going frame. In pass-through mode, the client must provide frames with at least 64 bytes, so that the IP core does not pad them. When disabled, the TX MAC computes and inserts a 32-bit Frame Check Sequence (FCS) in the TX MAC frame. The MAC computes the CRC32 over the frame bytes that include the source address, destination address, length, data, and pad (if applicable). The CRC checksum computation excludes the preamble, SFD, and FCS.

In pass-through mode, the ll_tx_endofpacket, ll_rx_endofpacket, ll_tx_empty[2:0], and ll_rx_empty are asserted in the same clock cycle with the final FCS byte. When pass-through mode is disabled, the ll_tx_endofpacket, ll_rx_endofpacket, ll_tx_empty[2:0], and ll_rx_empty are asserted in the same clock cycle with the byte before the first FCS bytes.

The encoding is defined by the following generating polynomial:

\[ FCS(X) = x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^8 + x^7 + x^5 + x^4 + x^2 + x + 1 \]

CRC bits are transmitted with MSB first.
Note that you control whether the IP core implements TX CRC insertion or passthrough with a parameter in the 25G Ethernet Intel FPGA IP parameter editor. You control RX CRC forwarding dynamically with the MAC_CRC_CONFIG register.

**Related Information**

Order of Transmission on page 52

### 4.1.2. 25 GbE TX PCS

The soft TX PCS implements MII encoding and scrambling. The 66-bit output stream is input to the hard PCS and PMA block.

**Figure 15. High Level Block Diagram of the TX PCS with Optional RS-FEC**

The Hard PCS and PMA blocks are configured in 66:64 bit basic generic 10G PCS mode whose status can be read through Control and Status registers. These blocks use FIFOs in elastic-buffer mode. The PMA operates at 25.78125 Gbps.

**Related Information**

Ethernet section of the Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide

Provides more information about the PMA and PCS for Ethernet protocols.

### 4.1.3. TX RS-FEC

If you turn on Enable RS-FEC in the 25G Ethernet Intel FPGA IP parameter editor, the IP core includes Reed-Solomon forward error correction (FEC) in both the receive and transmit datapaths.

The IP core implements Reed-Solomon FEC per Clause 108 of the IEEE Standard 802.3by. The Reed-Solomon FEC algorithm includes the following modules:

- 64B/66B to 256B/257B Transcoding
- 257:80 gearbox
- High-Speed Reed-Solomon Encoder
- 80:66 gearbox

### 4.1.4. 25G Ethernet Intel FPGA IP Core RX MAC Datapath

The RX MAC receives Ethernet frames and forwards the payload with relevant header bytes to the client after performing some MAC functions on header bytes. The RX MAC processes all incoming valid frames.
Figure 16. Flow of Client Frame With Preamble Pass-Through Turned On
This figure uses the following notational conventions:
- \( \langle p \rangle \) = payload size, which is arbitrarily large.
- \( \langle s \rangle \) = number of padding bytes (0–46).

Figure 17. Flow of Client Frame With Preamble Pass-Through Turned Off
This figure uses the following notational conventions:
- \( \langle p \rangle \) = payload size, which is arbitrarily large.
- \( \langle s \rangle \) = number of padding bytes (0–46).

Figure 18. RX MAC Datapath
4.1.4.1. IP Core Preamble Processing

If you turn on **Enable preamble passthrough** in the parameter editor, the RX MAC forwards preamble bytes. The TX MAC requires the preamble bytes to be included in the frames at the Avalon-ST interface.

If you turn off **Enable preamble passthrough**, the IP core removes the preamble bytes. **l1_rx_startofpacket** is aligned to the MSB of the destination address.

Note that a single parameter in the 25G Ethernet Intel FPGA IP parameter editor turns on both RX and TX preamble passthrough.

4.1.4.2. IP Core Malformed Packet Handling

While receiving an incoming packet from the Ethernet link, the 25G Ethernet Intel FPGA IP core expects to detect a terminate character at the end of the packet. When it detects an expected terminate character, the IP core generates an EOP on the client interface. However, sometimes the IP core detects an unexpected control character when it expects a terminate character.

If the 25G Ethernet Intel FPGA IP core detects an Error character, a Start character, an IDLE character, or any other non-terminate control character, when it expects a terminate character, it performs the following actions:

- Generates an EOP.
- Asserts a malformed packet error (**l1_rx_error[0]**).
- Asserts an FCS error (**l1_rx_error[1]**).

If the IP core subsequently detects a terminate character, it does not generate another EOP indication.

When the IP core receives a packet that contains an error deliberately introduced on the Ethernet link using the 25G Ethernet Intel FPGA IP TX error insertion feature, the IP core identifies it as a malformed packet.

At this time, the 25G Ethernet Intel FPGA IP core does not recognize non-zero 4-bit ordered set types as an error.

4.1.4.3. Length/Type Field Processing

This two-byte header represents either the length of the payload or the type of MAC frame.
- Length/type < 0x600—The field represents the payload length of a basic Ethernet frame. The MAC RX continues to check the frame and payload lengths.
- Length/type >= 0x600—The field represents the frame type. The following frame types are possible:
  - Length/type = 0x8100—VLAN or stacked VLAN tagged frames. The MAC RX continues to check the frame and payload lengths.
  - Length/type = 0x8808—Control frames. The next two bytes are the Opcode field that indicates the type of control frame. For pause frames (Opcode = 0x0001) and PFC frames (Opcode = 0x0101), the MAC RX proceeds with pause frame processing. In addition to processing any pause request, the IP core passes these frames to the RX client interface and updates the appropriate l2_rxstatus_data bits.
  - For other field values, the MAC RX forwards the receive frame to the client.

### 4.1.4.3.1. Length Checking

The MAC function checks the frame and payload lengths of basic, VLAN tagged, and stacked VLAN tagged frames.

The IP core checks that the frame length is valid—is neither undersized nor oversized. A valid frame length is at least 64 (0x40) bytes and does not exceed the following maximum value for the different frame types:

- Basic frames—The number of bytes specified in the MAX_RX_SIZE_CONFIG register.
- VLAN tagged frames—The value specified in the MAX_RX_SIZE_CONFIG register plus four bytes.
- Stacked VLAN tagged frames—The value specified in the MAX_RX_SIZE_CONFIG register plus eight bytes.

If the length/type field in a basic MAC frame or the client length/type field in a VLAN tagged frame has a value less than 0x600, the IP core also checks the payload length. The IP core keeps track of the payload length as it receives a frame, and checks the length against the relevant frame field. The payload length is valid if it satisfies the following conditions:

- The actual payload length matches the value in the length/type or client length/type field.
- Basic frames—the payload length is between 46 (0x2E) and 1536 (0x0600) bytes, excluding 1536.
- VLAN tagged frames—the payload length is between 42 (0x2A) and 1536 (0x0600), excluding 1536.
- Stacked VLAN tagged frames—the payload length is between 38 (0x26) and 1536 (0x0600), excluding 1536.

The RX MAC does not drop frames with invalid length or invalid payload length. If the frame or payload length is not valid, the MAC function asserts output error bits.

- 12_rx_error[2]—Undersized frame.
- 12_rx_error[3]—Oversized frame.
- 12_rx_error[4]—Payload length error.
If the length field value is greater than the actual payload length, the IP core asserts `ll_rx_error[4]`. If the length field value is less than the actual payload length, the MAC RX considers the frame to have excessive padding and does not assert `ll_rx_error[4]`.

### 4.1.4.4. RX CRC Checking and Dynamic Forwarding

The RX MAC checks the incoming CRC32 for errors. It asserts `ll_rx_error[1]` in the same cycle as `ll_rx_endofpacket` when it detects an error. CRC checking takes several cycles. The packet frame is delayed to align the CRC output with the end of the frame.

By default, the RX MAC strips off the CRC bytes before forwarding the packet to the MAC client. You can configure the core to retain the RX CRC and forward it to the client by updating the `MAC_CRC_CONFIG` register.

### 4.1.5. Link Fault Signaling Interface

Link fault signaling reflects the health of the link. It operates between the remote Ethernet device Reconciliation Sublayer (RS) and the local Ethernet device RS. The link fault modules communicate status during the interframe period.

You enable link fault signaling by turning on **Enable link fault generation** in the parameter editor. For bidirectional fault signaling, the IP core implements the functionality defined in the *IEEE 802.3ba 10G Ethernet Standard* and *Clause 46* based on the `LINK_FAULT` configuration register settings.

For unidirectional fault signaling, the core implements *Clause 66 of the IEEE 802.3-2012 Ethernet Standard*.

**Figure 19.  Link Fault Block Diagram**

![Link Fault Block Diagram](image)

**Local Fault (LF)**

If an Ethernet PHY sublayer detects a fault that makes the link unreliable, it notifies the RS of the local fault condition. If unidirectional is not enabled, the core follows *Clause 46*. The RS stops sending MAC data, and continuously generates a remote fault status on the TX datapath. After a local fault is detected, the RX PCS modifies the MII data and control to send local fault sequence ordered sets. Refer to *Link Fault Signaling Based On Configuration and Status* below.

The RX PCS cannot recognize the link fault under the following conditions:

- The RX PCS is not fully aligned.
- The bit error rate (BER) is high.
Remote Fault (RF)

If unidirectional is not enabled, the core follows Clause 46. If the RS receives a remote fault status, the TX datapath stops sending MAC data and continuously generates idle control characters. If the RS stops receiving fault status messages, it returns to normal operation, sending MAC client data. Refer to Link Fault Signaling Based On Configuration and Status below.

Link Status Signals

The MAC RX generates two link fault signals: `local_fault_status` and `remote_fault_status`.

**Note:** These signals are real time status signals that reflect the status of the link regardless of the settings in the link fault configuration register.

This register is generated only if you turn on Enable link fault generation. The MAC TX interface uses the link fault status signals for additional link fault signaling.

### Table 13. Link Fault Signaling Based On Configuration and Status

For more information about the LINK_FAULT register, refer to TX MAC Registers.

<table>
<thead>
<tr>
<th>LINK_FAULT Register (0x405)</th>
<th>Real Time Link Status</th>
<th>Configured TX Behavior</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit [0]</td>
<td>Bit [3]</td>
<td>Bit [1]</td>
<td>Bit [2]</td>
</tr>
<tr>
<td>1'b0</td>
<td>Don't care</td>
<td>Don't care</td>
<td>Don't care</td>
</tr>
<tr>
<td>1'b1</td>
<td>1'b1</td>
<td>Don't care</td>
<td>Don't care</td>
</tr>
<tr>
<td>1'b1</td>
<td>1'b0</td>
<td>1'b1</td>
<td>1'b1</td>
</tr>
<tr>
<td>1'b1</td>
<td>1'b0</td>
<td>1'b1</td>
<td>1'b0</td>
</tr>
<tr>
<td>1'b1</td>
<td>1'b0</td>
<td>1'b1</td>
<td>1'b0</td>
</tr>
<tr>
<td>1'b1</td>
<td>1'b0</td>
<td>1'b1</td>
<td>1'b0</td>
</tr>
<tr>
<td>1'b1</td>
<td>1'b0</td>
<td>1'b1</td>
<td>1'b0</td>
</tr>
<tr>
<td>1'b1</td>
<td>1'b0</td>
<td>1'b0</td>
<td>1'b0</td>
</tr>
<tr>
<td>1'b1</td>
<td>1'b0</td>
<td>1'b0</td>
<td>1'b0</td>
</tr>
<tr>
<td>1'b1</td>
<td>1'b0</td>
<td>1'b0</td>
<td>1'b0</td>
</tr>
</tbody>
</table>
At this time, the 25G Ethernet Intel FPGA IP core does not recognize received non-zero 4-bit ordered set types as an error.

**Related Information**
- **TX MAC Registers** on page 73
  Information about the **LINK_FAULT** register.
- **IEEE website**
  The Ethernet specifications are available on the IEEE website.

### 4.1.6. 25 GbE RX PCS

The soft RX PCS interfaces to the hard PCS and PMA blocks configured in 66:64 10G PCS Basic Generic Mode with bitslip enabled. The hard PCS drives a 66-bit output stream to the soft RX PCS. The soft RX PCS implements word lock, descrambling, and MII decoding. It drives output data to the MAC. You can read the status of FIFOs at the interface of Hard RX PCS using the Control and Status registers.

**Figure 20. High Level Block Diagram of the RX PCS with Optional RS-FEC Datapath**

### 4.1.7. RX RS-FEC

If you turn on **Enable RS-FEC** in the 25G Ethernet Intel FPGA IP parameter editor, the IP core includes Reed-Solomon forward error correction (FEC) in both the receive and transmit datapaths.

The IP core implements Reed-Solomon FEC per Clause 108 of the IEEE Standard 802.3by. The Reed-Solomon FEC algorithm includes the following modules:
- Alignment marker lock
- 66:80 gearbox
- High-speed Reed-Solomon decoder
- 80:257 gearbox
- 256B/257B to 64B/66B Transcoding

### 4.1.8. Flow Control

Flow control reduces congestion at the local or remote link partner. When either link partner experiences congestion, the respective transmit control sends pause frames. XOFF Pause frames stop the remote transmitter. XON Pause frames let the remote transmitter resume data transmission. The 25G Ethernet Intel FPGA IP core supports both standard and Priority-based Flow Control (PFC) control frames.
**Figure 21. Flow Control Module Conceptual Overview**
The flow control module acts as a buffer between client logic and the TX and RX MAC.

![Flow Control Module Diagram](image)

Standard Flow Control (Pause Frame Flow Control):
- Inhibits the next client frame transmission on the reception of a valid Pause frame.

Priority-based Flow Control (PFC):
- PFC frame transmission follows a priority-based arbitration scheme, where the Frame Type indication is provided for the usage of external downstream logic.
- Inhibits the per queue client frame transmission on the reception of a valid PFC frame from the client. Includes per-queue PFC Pause quanta duration indicator

Flow Control includes the following features:

<table>
<thead>
<tr>
<th>Feature</th>
<th>Standard Flow Control</th>
<th>Priority-based Flow Control (PFC)</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Generation and Transmission</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Programmable 1-bit or 2-bit XON/XOFF request mode</td>
<td>Supported</td>
<td>Supported</td>
</tr>
<tr>
<td>In 2-bit request mode, programmable selection of register or signal-based control</td>
<td>Supported</td>
<td>Supported</td>
</tr>
<tr>
<td>Programmable destination and source addresses</td>
<td>Supported</td>
<td>Supported</td>
</tr>
<tr>
<td>Programmable pause quanta</td>
<td>Supported</td>
<td>Supported</td>
</tr>
<tr>
<td>Programmable per-queue XOFF frame separation</td>
<td>—</td>
<td>Supported</td>
</tr>
<tr>
<td><strong>Reception and Decode</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Programmable destination address for filtering incoming pause and PFC frames</td>
<td>Supported</td>
<td>Supported</td>
</tr>
<tr>
<td>Configurable enable, directing the IP core to ignore incoming flow control frames</td>
<td>Supported</td>
<td>Supported</td>
</tr>
<tr>
<td>Per-queue client frame transmission pause duration indicator</td>
<td>—</td>
<td>Supported</td>
</tr>
</tbody>
</table>
Caution: The 25G Ethernet Intel FPGA IP core supports the flow control feature for either value of the Ready Latency parameter. However, in standard flow control you might experience data delay if you select the value of 3 for this parameter. The IP core might still hold user data packet in its internal buffer if transmission of the IP core stops due to flow control. This issue does not occur in priority-based flow control.

Related Information
Pause/PFC Flow Control Registers on page 75
Describes the registers that the IP core uses to implement the flow control functionality.

4.1.8.1. TX Pause/PFC Flow Control Frame Transmission Request

An XON/XOFF request triggers the IP core to transmit a Pause or PFC flow control frame on the Ethernet link. You can control XON/XOFF requests using the TX flow control registers or the pause_insert_tx0 and pause_insert_tx1 input signals.

You can specify whether the IP core accepts XON/XOFF requests in 1-bit or 2-bit format by updating the TX Flow Control Request Mode register field. By default the IP core assumes 1-bit requests.
4.1.8.2. XON/XOFF Pause Frames

Priority-based Flow Control

You can trigger the 25G Ethernet Intel FPGA IP core to transmit PFC XOFF frame with a pause duration that is specified in TX Flow Control Quanta register by updating the pause_insert_tx0 and pause_insert_tx1 input signals or TX flow control registers. If an enabled priority queue is in the XOFF condition, a new PFC frame is transmitted after the minimum time gap. You specify the minimum time gap in the per priority queue TX Flow Control Signal XOFF Request Hold Quanta register. The minimum time gap between two consecutive PFC frames is 1 pause quanta or 512-bit times. PFC frame transmission ends when none of the PFC interfaces of all enabled priority queues is requesting PFC frames.

A transition from XOFF to XON in any enabled priority queue triggers the IP core to transmit a PFC frame with pause quanta of 0 for the associated priority queue. The IP core sends a single XON flow control frame. In the rare case that the XON frame is lost or corrupted, the remote partner should still be able to resume transmission. The remote partner resumes transmission after the duration or the pause quanta value specified in the previous XOFF flow control frame expires.

Standard Flow Control

In the case of standard flow control, the IP core transmits Pause frames instead of PFC frames. The transmission behavior is identical.

When the IP core is in standard flow control mode and receives a Pause frame, the IP core stops processing TX client data, either immediately or at the next frame boundary. Client data transmission resumes when all of the following conditions are true:

- The time specified by the pause quanta has elapsed and there is no new quanta value.
- A valid pause frame with 0 pause duration has been received.

A Pause frame has no effect if the associated TX Flow Control Enable register bit is set to disable XON and XOFF flow control.

4.1.9. 1588 Precision Time Protocol Interfaces

If you turn on Enable IEEE 1588, the 25G Ethernet Intel FPGA IP core processes and provides 1588 Precision Time Protocol (PTP) timestamp information as defined in the IEEE 1588-2008 Precision Clock Synchronization Protocol for Networked Measurement and Control Systems Standard. This feature supports PHY operating speed with a constant timestamp accuracy of ± 4 ns and a dynamic timestamp accuracy of ± 1 ns.

1588 PTP packets carry timestamp information. The 25G Ethernet Intel FPGA IP core updates the incoming timestamp information in a 1588 PTP packet to transmit a correct updated timestamp with the data it transmits on the Ethernet link, using a one-step or two-step clock.

A fingerprint can accompany a 1588 PTP packet. You can use this information for client identification and other client uses. If provided fingerprint information, the IP core passes it through unchanged.
The IP core connects to a time-of-day (TOD) module that continuously provides the current time of day based on the input clock frequency. Because the module is outside the 25G Ethernet Intel FPGA IP core, you can use the same module to provide the current time of day for multiple modules in your system.

Related Information

- 1588 PTP Registers on page 86
- IEEE website
  The IEEE 1588-2008 Precision Clock Synchronization Protocol for Networked Measurement and Control Systems Standard is available on the IEEE website.

4.1.9.1. Implementing a 1588 System That Includes a 25G Ethernet Intel FPGA IP Core

The 1588 specification in IEEE 1588-2008 Precision Clock Synchronization Protocol for Networked Measurement and Control Systems Standard describes various systems you can implement in hardware and software to synchronize clocks in a distributed system by communicating offset and frequency correction information between master and slave clocks in arbitrarily complex systems. A 1588 system that includes the 25G Ethernet Intel FPGA IP core with 1588 PTP functionality uses the incoming and outgoing timestamp information from the IP core and the other modules in the system to synchronize clocks across the system.

The 25G Ethernet Intel FPGA IP core with 1588 PTP functionality provides the timestamp manipulation and basic update capabilities required to integrate your IP core in a 1588 system. You can specify that packets are PTP packets, and how the IP core should update incoming timestamps from the client interface before transmitting them on the Ethernet link. The IP core does not implement the event messaging layers of the protocol, but rather provides the basic hardware capabilities that support a system in implementing the full 1588 protocol.
Figure 22. Example Ethernet System with Ordinary Clock Master and Ordinary Clock Slave

You can implement both master and slave clocks using the 25G Ethernet Intel FPGA IP core with 1588 PTP functionality. Refer to Adding the External Time-of-Day Module for Variations with 1588 PTP Feature for implementation of the TOD module.

---

Figure 23. Hardware Configuration Example Using 25G Ethernet Intel FPGA IP core in a 1588 System in Transparent Clock Mode

Refer to Adding the External Time-of-Day Module for Variations with 1588 PTP Feature for implementation of the TOD module.
Figure 24. **Software Flow Using Transparent Clock Mode System**

This figure from the 1588 standard is augmented with the timestamp labels shown in the transparent clock system figure. A precise description of the software requirements is beyond the scope of this document. Refer to the 1588 standard.

![Software Flow Using Transparent Clock Mode System](image)

\[
\text{MeanPathDelay}(mpd) = \frac{[(T2-T1-CF)-(T4-T3-CF')]}{2}
\]

\[
\text{ToD Offset} = T6-T5-CF'-mpd
\]

\[
\text{Frequency offset} = \left(\frac{F0-F1}{F1}\right)
\]

where \( F1 = 1/(T5-T1) \) & \( F0 = 1/(T6-T2) \)

Figure 25. **Example Boundary Clock with One Slave Port and Two Master Ports**

You can implement a 1588 system in boundary clock mode using the 25G Ethernet Intel FPGA IP core with 1588 PTP functionality. Refer to Adding the External Time-of-Day Module for Variations with 1588 PTP Feature for implementation of the TOD module.

![Example Boundary Clock with One Slave Port and Two Master Ports](image)

**Related Information**

**IEEE website**

The *IEEE 1588-2008 Precision Clock Synchronization Protocol for Networked Measurement and Control Systems Standard* is available on the IEEE website.
4.1.9.2. PTP Transmit Functionality

When you send a 1588 PTP packet to a 25G Ethernet Intel FPGA IP core with Enable IEEE 1588 turned on in the parameter editor, you must assert one and only one of the following input signals with the TX SOP signal to tell the IP core the incoming packet is a 1588 PTP packet:

- **tx_egress_timestamp_request_valid**: assert this signal to tell the IP core to process the current packet in two-step processing mode.

- **tx_etstamp_ins_ctrl_timestamp_insert**: assert this signal to tell the IP core to process the current packet in one-step processing mode and to insert the exit timestamp for the packet in the packet (insertion mode).

- **tx_etstamp_ins_ctrl_residence_time_update**: assert this signal to tell the IP core to process the current packet in one-step processing mode and to update the timestamp in the packet by adding the latency through the IP core (the residence time in the IP core) to the cumulative delay field maintained in the packet (correction mode). This mode supports transparent clock systems.

The IP core transmits the 1588 PTP packet in an Ethernet frame after PTP processing.

**Figure 26. PTP Transmit Block Diagram**

In one-step mode, the IP core either overwrites the timestamp information provided at the user-specified offset with the packet exit timestamp (insertion mode), or adds the residence time in this system to the value at the specified offset (correction mode). You tell the IP core how to process the timestamp by asserting the appropriate signal with the TX SOP signal. You must specify the offset of the timestamp in the packet (**tx_etstamp_ins_ctrl_offset_timestamp**) in insertion mode, or the offset of the correction field in the packet (**tx_etstamp_ins_ctrl_offset_correction_field**) in correction mode. In addition, the IP core zeroes out or updates the UDP checksum, or leaves the UDP
checksum as is, depending on the mutually exclusive
 tx_etstamp_ins_ctrl_checksum_zero and
tx_etstamp_ins_ctrl_checksum_correct signals.

Two-step PTP processing ignores the values on the one-step processing signals. In
two-step processing mode, the IP core does not modify the current timestamp in the
packet. Instead, the IP core transmits a two-step derived timestamp on the separate
tx_egress_timestamp_96b_data[95:0] or
tx_egress_timestamp_64b_data[63:0] bus, when it begins transmitting the
Ethernet frame. The value on the tx_egress_timestamp_(96b,64b)_data bus is
the packet exit timestamp. The tx_egress_timestamp_(96b,64b)_data bus
holds a valid value when the corresponding
tx_egress_timestamp_(96b,64b)_valid signal is asserted.

In addition, to help the client to identify the packet, you can specify a fingerprint to be
passed by the IP core in the same clock cycle with the timestamp. To specify the
number of distinct fingerprint values the IP core can handle, set the Fingerprint
width parameter to the desired number of bits W. You provide the fingerprint value to
the IP core in the tx_egress_timestamp_request_fingerprint[(W-1):0]
signal. The IP core then drives the fingerprint on the appropriate
 tx_egress_timestamp_(96b,64b)_fingerprint[(W-1):0] port with the
corresponding output timestamp, when it asserts the
tx_egress_timestamp_(96b,64b)_valid signal.

The IP core calculates the packet exit timestamp.
exit TOD = entry TOD + IP core maintained expected latency + user-configured PMA latency

- entry TOD is the value in tx_time_of_day_96b_data or
  tx_time_of_day_64b_data when the packet enters the IP core.
- The expected latency through the IP core is a static value. The IP core maintains
  this value internally.
- The IP core reads the user-configured PMA latency from the
  TX_PTP_PMA_LATENCY register. This option is provided for user flexibility.

The IP core provides the exit TOD differently in different processing modes.

- In two-step mode, the IP core drives the exit TOD on
tx_egress_timestamp_96b_data and on tx_egress_timestamp_64b_data,
as available.
- In one-step processing insertion mode, the IP core inserts the exit TOD in the
timestamp field of the packet at the offset you specify in
tx_etstamp_ins_ctrl_offset_timestamp.
- In one-step processing correction mode, the IP core calculates the exit TOD and
  uses it only to calculate the residence time.
In one-step processing correction mode, the IP core calculates the updated correction field value:

\[
\text{exit correction field value} = \text{entry correction field value} + \text{residence time} + \text{asymmetry extra latency}
\]

- **residence time** = exit TOD – entry (ingress) timestamp.
- **entry (ingress) timestamp** is the value on `tx_etstamp_ins_ctrl_ingress_timestamp_{95,64}b` in the SOP cycle when the IP core received the packet on the TX client interface. The application is responsible to drive this signal with the correct value for the cumulative calculation. The correct value depends on system configuration.

- The IP core reads the asymmetry extra latency from the `TX_PTP_ASYM_DELAY` register if the `tx_egress_asymmetry_update` signal is asserted. This option is provided for additional user-defined precision. You can set the value of this register and set the `tx_egress_asymmetry_update` signal to indicate the register value should be included in the latency calculation.

**Related Information**

- [1588 PTP Registers](#) on page 86
- [IEEE website](#)
  
  The IEEE 1588-2008 Precision Clock Synchronization Protocol for Networked Measurement and Control Systems Standard is available on the IEEE website.

**4.1.9.3. PTP Receive Functionality**

If you turn on **Enable IEEE 1588** in the 25G Ethernet Intel FPGA IP parameter editor, the IP core provides a 96-bit (V2 format) or 64-bit timestamp with every packet on the RX client interface, whether it is a 1588 PTP packet or not. The value on the timestamp bus (`rx_ingress_timestamp_96b_data[95:0]` or `rx_ingress_timestamp_64b_data[63:0]` or both, if present) is valid in the same clock cycle as the RX SOP signal. The value on the timestamp bus is not the current timestamp; instead, it is the timestamp from the time when the IP core received the packet on the Ethernet link. The IP core captures the time-of-day from the TOD module on `rx_time_of_data_96b_data` or `rx_time_of_day_64b_data` at the time it receives the packet on the Ethernet link, and sends that timestamp to the client on the RX SOP cycle on the timestamp bus `rx_ingress_timestamp_96b_data[95:0]` or `rx_ingress_timestamp_64b_data[63:0]` or both, if present. User logic can use this timestamp or ignore it.
Related Information
IEEE website
The IEEE 1588-2008 Precision Clock Synchronization Protocol for Networked Measurement and Control Systems Standard is available on the IEEE website.

4.1.9.4. External Time-of-Day Module for 1588 PTP Variations

25G Ethernet Intel FPGA IP cores that include the 1588 PTP module require an external time-of-day (TOD) module to provide the current time-of-day in each clock cycle, based on the incoming clock. The TOD module must update the time-of-day output value on every clock cycle, and must provide the TOD value in the V2 format (96 bits) or the 64-bit TOD format, or both.

Related Information
Adding the External Time-of-Day Module for Variations with 1588 PTP Feature on page 25

4.1.9.5. PTP Timestamp and TOD Formats

The 25G Ethernet Intel FPGA IP core supports a 96-bit timestamp (V2 format) or a 64-bit timestamp (correction-field format) in PTP packets. The 64-bit timestamp and TOD signals of the IP core are in an Intel-defined 64-bit format that is distinct from the V1 format, for improved efficiency in one-step processing correction mode. Therefore, if your system need not handle any packets in one-step processing correction mode, you should set the Time of day format parameter to the value of Enable 96-bit timestamp format.

You control the format or formats the IP core supports with the Time of day format parameter. If you set the value of this parameter to Enable 96-bit timestamp format or Enable both formats, your IP core can support two-step processing mode, one-step processing insertion mode, and one-step processing correction mode, and can support both V1 and V2 formats. You can set the parameter value to Enable
64-bit timestamp format to support one-step processing correction mode more efficiently. However, if you do so, your IP core variation cannot support two-step processing mode and cannot support one-step processing insertion mode. If you turn on both of these parameters, the value you drive on the `tx_estamp_ins_ctrl_timestamp_format` or `tx_etstamp_ins_ctrl_residence_time_calc_format` signal determines the format the IP core supports for the current packet.

The IP core completes all internal processing in the V2 format. However, if you specify V1 format for a particular PTP packet in one-step insertion mode, the IP core inserts the appropriate V1-format timestamp in the outgoing packet on the Ethernet link.

### V2 Format

The IP core maintains the time-of-day (TOD) in V2 format according to the IEEE specification:

- Bits [95:48]: Seconds (48 bits).
- Bits [47:16]: Nanoseconds (32 bits). This field overflows at 1 billion.
- Bits [15:0]: Fractions of nanosecond (16 bits). This field is a true fraction; it overflows at 0xFFFF.

The IP core can receive time-of-day information from the TOD module in V2 format or in 64-bit TOD format, or both, depending on your setting for the **Time of day format** parameter.

### V1 Format

V1 timestamp format is specified in the IEEE specification:

- Bits [63:32]: Seconds (32 bits).
- Bits [31:0]: Nanoseconds (32 bits). This field overflows at 1 billion.

### Intel 64-Bit TOD Format

The Intel 64-bit TOD format is distinct from the V1 format and supports a longer time delay. It is intended for use in transparent clock systems, in which each node adds its own residence time to a running total latency through the system. This format matches the format of the correction field in the packet, as used in transparent clock mode.

- Bits [63:16]: Nanoseconds (48 bits). This field can specify a value greater than 4 seconds.
- Bits [15:0]: Fractions of nanosecond (16 bits). This field is a true fraction; it overflows at 0xFFFF.

The TOD module provides 64-bit TOD information to the IP core in this 64-bit TOD format. The expected format of all 64-bit input timestamp and TOD signals to the IP core is the Intel 64-bit TOD format. The format of all 64-bit output timestamp and TOD signals from the IP core is the Intel 64-bit TOD format. If you build your own TOD module that provides 64-bit TOD information to the IP core, you must ensure it provides TOD information in the Intel 64-bit TOD format.
4.1.9.6. Design Considerations in PTP

- When the PTP option is enabled together with RS-FEC option, there is no accuracy loss by neglecting bit shift due to transcode effect with the assumption transcode effect will be totally reversed at the receiver side.

- When the PTP option is enabled together with 10/25G switching option, \( tx_{\text{period}} \), \( rx_{\text{period}} \), \( tx_{\text{pma}_{\text{delay}}} \), and \( rx_{\text{pma}_{\text{delay}}} \) need to be reconfigured according to the running speed. Refer to the 1588 PTP Registers section for the correct value.

4.2. User Interface to Ethernet Transmission

The IP core reverses the bit stream for transmission per Ethernet requirements. The transmitter handles the insertion of the inter-packet gap, frame delimiters, and padding with zeros as necessary. The transmitter also handles FCS computation and insertion.

The IP core transmits complete packets. After transmission begins, it must complete with no IDLE insertions. Between the end of one packet and the beginning of the next packet, the data input is not considered and the transmitter sends IDLE characters. An unbounded number of IDLE characters can be sent between packets.

4.2.1. Order of Transmission

The IP core transmits bytes on the Ethernet link starting with the preamble and ending with the FCS in accordance with the IEEE 802.3 standard. On the transmit client interface, the IP core expects the client to send the most significant bytes of the frame first, and to send each byte in big-endian format. Similarly, on the receive client interface, the IP core sends the client the most significant bytes of the frame first, and orders each byte in big-endian format.

Figure 28. Byte Order on the Client Interface Lanes

Describes the byte order on the Avalon-ST interface. Destination Address[40] is the broadcast/multicast bit (a type bit), and Destination Address[41] is a locally administered address bit.

<table>
<thead>
<tr>
<th>Octet</th>
<th>Destination Address (DA)</th>
<th>Source Address (SA)</th>
<th>Type/Length (TL)</th>
<th>Data (D)</th>
</tr>
</thead>
<tbody>
<tr>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>Bit</td>
<td>[47:40]</td>
<td>[39:32]</td>
<td>[31:24]</td>
<td>[23:16]</td>
</tr>
</tbody>
</table>

For example, the destination MAC address includes the following six octets AC-DE-48-00-00-80. The first octet transmitted (octet 0 of the MAC address described in the 802.3 standard) is AC and the last octet transmitted (octet 5 of the MAC address) is 80. The first bit transmitted is the low-order bit of AC, a zero. The last bit transmitted is the high order bit of 80, a one.
The preceding table and the following figure show that in this example, 0xAC is driven on DA5 (DA[47:40]) and 0x80 is driven on DA0 (DA[7:0]).

**Figure 29. Octet Transmission on the 25GbE Avalon-ST Signals**

In the following diagram Preamble pass through and CRC pass through mode are disabled.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>l1_tx_startofpacket</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>l1_tx_endofpacket</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>l1_tx_empty[2:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### 4.2.2. Bit Order For TX and RX Datapaths

The TX bit order matches the placement shown in the PCS lanes as illustrated in *IEEE Standard for Ethernet, Section 4, Figure 49-5*. The RX bit order matches the placement shown in *IEEE Standard for Ethernet, Section 4, Figure 49-6*.

**Related Information**

**IEEE website**

The *IEEE Standard for Ethernet, Section 4* is available on the IEEE website.
5. Reset

Control and Status registers control three parallel soft resets. These soft resets are not self-clearing. Software clears them by writing to the appropriate register. Asserting the external hard reset csr_rst_n returns Control and Status registers to their original values.

Figure 30. Conceptual Overview of Reset Logic

The three hard resets are top-level ports. The soft resets are internal signals which are outputs of the PHY_CONFIG register. Software writes the appropriate bit of the PHY_CONFIG to assert a soft reset.

The internal soft reset signals reset the following functions:

- **soft_txp_rst**: Resets the IP core in TX direction. Resets the TX PCS, MAC, and adapter. This soft reset leads to deassertion of tx_lanes_stable output signal.
- **soft_rxp_rst**: Resets the IP core in RX direction. Resets the RX PCS, MAC, and adapter. This soft reset leads to the deassertion of rx_pcs_ready output signal.
- **eio_sys_rst**: Resets the IP core. Resets the TX and RX MACs, PCS, adapters, and transceivers. Does not reset the Control and Status registers. This soft reset leads to the deassertion of tx_lanes_stable and rx_pcs_ready output signal.

Related Information

- Reset Signals on page 69
- PHY Registers on page 71
6. Interfaces and Signal Descriptions

Figure 31. 25G Ethernet Intel FPGA IP Signals and Interfaces
6. Interfaces and Signal Descriptions

6.1. TX MAC Interface to User Logic

The TX MAC provides an Avalon-ST interface to the FPGA fabric. The minimum packet size is nine bytes.

Table 14. Avalon-ST TX Datapath

All interface signals are clocked by the clk_txmac clock. The value you specify for Ready Latency in the 25G Ethernet Intel FPGA IP parameter editor is the Avalon-ST readyLatency value on this interface.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>clk_txmac</td>
<td>Output</td>
<td>Clock for the TX logic. Derived from pll_refclk, and is an output from the 25G Ethernet Intel FPGA IP core. clk_txmac is guaranteed to be stable when tx_lanes_stable is asserted. The frequency of this clock is 390.625 MHz. All TX MAC interface signals are synchronous to clk_txmac.</td>
</tr>
<tr>
<td>l1_tx_data[63:0]</td>
<td>Input</td>
<td>Data input to MAC. Bit 63 is the MSB and bit 0 is the LSB. Bytes are read in the usual left to right order.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The 25G Ethernet Intel FPGA IP core does not process incoming frames of less than nine bytes correctly. You must ensure such frames do not reach the TX client interface.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>You must send each TX data packet without intermediate idle cycles.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Therefore, you must ensure your application can provide the data for a single packet in consecutive clock cycles. If data might not be available otherwise, you must buffer the data in your design and wait to assert l1_tx_startofpacket when you are assured the packet data to send on l1_tx_data[63:0] is available or will be available on time.</td>
</tr>
<tr>
<td>l1_tx_valid</td>
<td>Input</td>
<td>When asserted, indicates valid data is available on l1_tx_data[63:0]. You must assert this signal continuously between the assertions of l1_tx_startofpacket and l1_tx_endofpacket for the same packet.</td>
</tr>
<tr>
<td>l1_tx_startofpacket</td>
<td>Input</td>
<td>When asserted, indicates the first byte of a frame. When l1_tx_startofpacket is asserted, the MSB of l1_tx_data drives the start of packet.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Packets that drive l1_tx_startofpacket and l1_tx_endofpacket in the same cycle are ignored.</td>
</tr>
<tr>
<td>l1_tx_endofpacket</td>
<td>Input</td>
<td>When asserted, indicates the end of a packet. Packets that drive l1_tx_startofpacket and l1_tx_endofpacket in the same cycle are ignored.</td>
</tr>
<tr>
<td>l1_tx_empty[2:0]</td>
<td>Input</td>
<td>Specifies the number of empty bytes on l1_tx_data when l1_tx_endofpacket is asserted.</td>
</tr>
<tr>
<td>l1_tx_error</td>
<td>Input</td>
<td>When asserted in the same cycle as l1_tx_endofpacket, indicates the current packet should be treated as an error packet. Assertion at any other position in the packet is ignored.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The TX statistics counters do not reflect errors the IP core creates in response to this signal.</td>
</tr>
<tr>
<td>l1_tx_ready</td>
<td>Output</td>
<td>When asserted, indicates that the MAC can accept the data. The IP core asserts the l1_tx_ready signal on clock cycle &lt;n + readyLatency&gt; is a ready cycle. The client may only assert l1_tx_valid and transfer data during ready cycles.</td>
</tr>
<tr>
<td>l1_txstatus_valid</td>
<td>Output</td>
<td>When asserted, indicates that l1_txstatus_data[39:0] is driving valid data.</td>
</tr>
</tbody>
</table>

continued...
### Signal Descriptions

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>l1_txstatus_data[39:0]</td>
<td>Output</td>
<td>Specifies information about the transmit frame. The following fields are defined:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[39]: When asserted, indicates a PFC frame</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[38]: When asserted, indicates a unicast frame</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[37]: When asserted, indicates a multicast frame</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[36]: When asserted, indicates a broadcast frame</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[35]: When asserted, indicates a pause frame</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[34]: When asserted, indicates a control frame</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[33]: When asserted, indicates a VLAN frame</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[32]: When asserted, indicates a stacked VLAN frame</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bits[31:16]: Specifies the frame length from the first byte of the destination address to the last byte of the FCS</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bits[15:0]: Specifies the payload length</td>
</tr>
<tr>
<td>l1_txstatus_error[6:0]</td>
<td>Output</td>
<td>Specifies the error type in the transmit frame. The following fields are defined:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bits[6:3]: Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[2]: Payload length error</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[1]: Oversized frame</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[0]: Reserved</td>
</tr>
<tr>
<td>pause_insert_tx0[FCQN-1:0]</td>
<td>Input</td>
<td>Available if you specify Pause or PFC. Indicates to the MAC if an XON, XOFF, Pause or PFC frame should be sent. FCQN equals 1 for Pause and 1-8 for PFC.</td>
</tr>
<tr>
<td>pause_insert_tx1[FCQN-1:0]</td>
<td></td>
<td>In 1-bit programming mode, the IP core ignores pause_insert_tx1[FCQN-1:0]. In 2-bit programming mode, the higher-order bit is in pause_insert_tx1[FCQN-1:0] and the lower-order bit is in pause_insert_tx0[FCQN-1:0]. The following encodings are defined for 1-bit programming mode:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 0 = No request</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 0 to 1 = Generate XOFF request</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 1 = Continue to generate XOFF request</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 1 to 0 = Generate XON request</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The following encodings are defined for the 2-bit programming model:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 2'b00: No further XON/XOFF request. If there is a XON/XOFF flow control frame in progress, it is sent</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 2'b01: Generate XON flow control frame</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 2'b10: Generate XOFF request</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 2'b11: Invalid</td>
</tr>
</tbody>
</table>

---

**Figure 32. Client to 25G Ethernet Intel FPGA IP MAC Avalon-ST Interface**

The IP core expects data order in l1_tx_data is highest byte to lowest byte. The first byte of the destination address is on l1_tx_data[63:56], 0xabe4... in this timing diagram. The ready latency is 0 in this example.

![Timing Diagram](image)
6. Interfaces and Signal Descriptions

6.2. RX MAC Interface to User Logic

The RX MAC provides an Avalon-ST interface to the FPGA fabric. The datapath consists of a single 64-bit word.

Table 15. Avalon-ST RX Datapath

All interface signals are clocked by the `clk_rxmac` clock.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>clk_rxmac</code></td>
<td>Output</td>
<td>Clock for the RX MAC. Recovered from the incoming data. This clock is</td>
</tr>
<tr>
<td></td>
<td></td>
<td>guaranteed stable when <code>rx_pcs_ready</code> is asserted. The frequency of this</td>
</tr>
<tr>
<td></td>
<td></td>
<td>clock is 390.625 MHz for 25G data rate and 156.25 MHz for 10G data rate.</td>
</tr>
<tr>
<td><code>l1_rx_data[63:0]</code></td>
<td>Output</td>
<td>Data output from the MAC. Bit[63] is the MSB and bit[0] is the LSB. Bytes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>are read in the usual left to right order. The IP core reverses the byte</td>
</tr>
<tr>
<td></td>
<td></td>
<td>order to meet the requirements of the Ethernet standard.</td>
</tr>
<tr>
<td><code>l1_rx_valid</code></td>
<td>Output</td>
<td>When asserted, indicates that <code>l1_rx_data[63:0]</code> is driving valid data.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>If you turn off Enable RS-FEC, the IP core asserts this signal continuously</td>
</tr>
<tr>
<td></td>
<td></td>
<td>between the assertions of <code>l1_tx_startofpacket</code> and <code>l1_tx_endofpacket</code> for</td>
</tr>
<tr>
<td></td>
<td></td>
<td>the same packet. However, if you turn on Enable RS-FEC, the IP core drives</td>
</tr>
<tr>
<td></td>
<td></td>
<td>IDLE cycles during alignment marker cycles.</td>
</tr>
<tr>
<td><code>l1_rx_startofpacket</code></td>
<td>Output</td>
<td>When asserted, indicates the first byte of a frame.</td>
</tr>
<tr>
<td><code>l1_rx_endofpacket</code></td>
<td>Output</td>
<td>When asserted, indicates the last data byte of a frame, before the frame</td>
</tr>
<tr>
<td></td>
<td></td>
<td>check sequence (FCS). In CRC pass-through mode, it is the last byte of the</td>
</tr>
<tr>
<td></td>
<td></td>
<td>FCS. The packet can end at any byte position.</td>
</tr>
<tr>
<td><code>l1_rx_empty[2:0]</code></td>
<td>Output</td>
<td>Specifies the number of empty bytes when <code>l1_rx_endofpacket</code> is asserted.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The packet can end at any byte position. The empty bytes are the low-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>order bytes.</td>
</tr>
<tr>
<td><code>l1_rx_error[5:0]</code></td>
<td>Output</td>
<td>When asserted in the same cycle as <code>l1_rx_endofpacket</code>, indicates the current</td>
</tr>
<tr>
<td></td>
<td></td>
<td>packet should be treated as an error packet. The 6 bits of <code>l1_rx_error</code></td>
</tr>
<tr>
<td></td>
<td></td>
<td>specify the following errors:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• <code>l1_rx_error[4]</code>: Payload length error. If the length field is &lt;1535 bytes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>(0x600 bytes), the received payload length is less than what is advertised</td>
</tr>
<tr>
<td></td>
<td></td>
<td>in the payload length field.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• <code>l1_rx_error[3]</code>: Oversized frame. The frame size is greater than the</td>
</tr>
<tr>
<td></td>
<td></td>
<td>value specified in the RXMAC_SIZE_CONFIG register.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• <code>l1_rx_error[2]</code>: Undersized frame – The frame size is less than 64 bytes.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Frame size = header size + payload size.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• <code>l1_rx_error[1]</code>: CRC Error. The computed CRC value differs from the</td>
</tr>
<tr>
<td></td>
<td></td>
<td>received CRC.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• <code>l1_rx_error[0]</code>: Malformed packet. The packet is terminated with a non-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>terminate control character. When this bit is asserted, <code>l1_rx_error[1]</code> is</td>
</tr>
<tr>
<td></td>
<td></td>
<td>also asserted.</td>
</tr>
</tbody>
</table>

continued...
### Table 16. Transceiver Signals

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>tx_serial</td>
<td>Output</td>
<td>TX transceiver signal. Each tx_serial bit becomes two physical pins that form a differential pair.</td>
</tr>
<tr>
<td>rx_serial</td>
<td>Input</td>
<td>RX transceiver signals. Each rx_serial bit becomes two physical pins that form a differential pair.</td>
</tr>
</tbody>
</table>

### Figure 33. 25G Ethernet Intel FPGA IP MAC to Client Avalon-ST Interface

The transceivers require a separately instantiated advanced transmit (ATX) PLL to generate the high speed serial clock. In many cases, the same ATX PLL can serve as input to an additional transceiver that has similar input clocking requirements. In comparison to the fractional PLL (fPLL) and clock multiplier unit PLL, the ATX PLL has the best jitter performance and supports the highest frequency operation.

### Related Information

Avalon Interface Specifications

Detailed information about Avalon-ST interfaces.
The integrated transceivers supports adaptation mode by setting the RX PMA Adaptation Mode parameter in the internal generated transceiver IP to **Adaptive CTLE, Adaptive VGA, All-Tap Adaptive DFE** mode. Refer to the *Analog PMA Settings Parameters* and *RX PMA Use Model* sections of the *Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide* for more information.

**Related Information**
- Adding the Transceiver PLL on page 22
- Ethernet section of the *Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide* Provides more information about the PMA and PCS for Ethernet protocols.
- Analog PMA Settings Parameters section of the *Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide*
- RX PMA Use Model section of the *Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide*

### 6.4. Transceiver Reconfiguration Signals

You access the transceiver control and status registers using the transceiver reconfiguration interface. This is an Avalon-MM interface.

The Avalon-MM interface implements a standard memory-mapped protocol. You can connect an Avalon master to this bus to access the registers of the embedded Transceiver PHY IP core.

**Table 17. Reconfiguration Interface Ports with Shared Native PHY Reconfiguration Interface**

All interface signals are clocked by the reconfig_clk clock.

<table>
<thead>
<tr>
<th>Port Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>reconfig_clk</td>
<td>Input</td>
<td>Avalon clock. The clock frequency is 100-125 MHz. All signals reconfig_clk reconfiguration interface signals are synchronous to reconfig_clk.</td>
</tr>
<tr>
<td>reconfig_reset</td>
<td>Input</td>
<td>Resets the Avalon-MM interface and all of the registers to which it provides access.</td>
</tr>
<tr>
<td>reconfig_write</td>
<td>Input</td>
<td>Write enable signal. Signal is active high.</td>
</tr>
<tr>
<td>reconfig_read</td>
<td>Input</td>
<td>Read enable signal. Signal is active high.</td>
</tr>
<tr>
<td>reconfig_address[10:0]</td>
<td>Input</td>
<td>Address bus.</td>
</tr>
</tbody>
</table>

*continued...*
<table>
<thead>
<tr>
<th>Port Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>reconfig_writedata[31:0]</td>
<td>Input</td>
<td>A 32-bit data write bus. reconfig_address specifies the address.</td>
</tr>
<tr>
<td>reconfig_readdata[31:0]</td>
<td>Output</td>
<td>A 32-bit data read bus. Drives read data from the specified address. Signal is valid after reconfig_waitrequest is deasserted.</td>
</tr>
<tr>
<td>reconfig_waitrequest</td>
<td>Output</td>
<td>Indicates the Avalon-MM interface is busy. Keep the reconfig_write or reconfig_read asserted until reconfig_waitrequest is deasserted.</td>
</tr>
</tbody>
</table>

**Related Information**

Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide

 Provides more information about the transceiver reconfiguration interface, including timing diagrams for reads and writes.

**6.4.1. Disabling Background Calibration**

For Intel Stratix 10 H-tile production devices, disable the background calibration first prior to accessing the transceiver core reconfiguration register. The Intel Stratix 10 H-tile ES devices and all variants of Intel Stratix 10 L-tile devices (ES and production) do not have background calibration.

In Intel Quartus Prime software version 19.1 onwards, use the following steps to access the transceiver core reconfiguration registers:

1. Disable parameter **Enable auto adaptation triggering for RX PMA CTLE/DFE mode** parameter in the 25G Ethernet Intel FPGA IP parameter editor and compile your design.

2. Write 0x0 into register 0x542[0] of the transceiver control and status registers using the transceiver reconfiguration Avalon-MM interface to disable background calibration.

3. Access the transceiver register, for example, to perform the transceiver reconfiguration.

4. Once completed, write 0x1 into register 0x542[0] of the transceiver control and status registers using the transceiver reconfiguration Avalon-MM interface to enable background calibration.

**Note:**

If you do not select the **Enable auto adaptation triggering for RX PMA CTLE/DFE mode** parameter, refer to Adaptation Control - Start section of the Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide for more information about how to start adaptation.

**Related Information**

Intel Stratix 10 10 L- and H-Tile Transceiver PHY User Guide
6.5. Avalon-MM Management Interface

You access control and status registers using an Avalon-MM management interface. The interface responds regardless of the link status. It also responds when the IP core is in a reset state driven by any reset signal or soft reset other than the \texttt{csr\_rst\_n} signal. Asserting the \texttt{csr\_rst\_n} signal resets all control and status registers except the statistics counters; while this reset is in process, the Avalon-MM management interface does not respond.

Table 18. Avalon-MM Management Interface

\begin{tabular}{|c|c|l|}
\hline
\textbf{Signal} & \textbf{Direction} & \textbf{Description} \\
\hline
\texttt{clk\_status} & Input & The clock that drives the control and status registers. The frequency of this clock is 100 MHz. \\
\texttt{status\_addr[15:0]} & Input & Drives the Avalon-MM register address. \\
\texttt{status\_read} & Input & When asserted, specifies a read request. \\
\texttt{status\_write} & Input & When asserted, specifies a write request. \\
\texttt{status\_readdata[31:0]} & Output & Drives read data. Valid when \texttt{status\_readdata\_valid} is asserted. \\
\texttt{status\_readdata\_valid} & Output & When asserted, indicates that \texttt{status\_read\_data[31:0]} is valid. \\
\texttt{status\_writedata[31:0]} & Input & Drives the write data. The packet can end at any byte position. The empty bytes are the low-order bytes. \\
\texttt{status\_waitrequest} & Output & Indicates that the control and status interface is not ready to complete the transaction. \texttt{status\_waitrequest} is only used for read transactions. \\
\hline
\end{tabular}

\textbf{Note:} All status\_* signals are synchronous to \texttt{clk\_status} signal.

Related Information

- Control, Status, and Statistics Register Descriptions on page 70
  Information about the 25G Ethernet Intel FPGA IP core registers you can access through the Avalon-MM management interface.
- Typical Read and Write Transfers section in the Avalon Interface Specifications
  Describes typical Avalon-MM read and write transfers with a slave-controlled waitrequest signal.

6.6. PHY Interface Signals

Table 19. Signals of the PHY Interface

The following table lists the PHY interface signals. These interface signals are only applicable to the 25G Ethernet Intel FPGA IP with MAC+PCS core variant. For more information on these interface signals, refer to the Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide.

\begin{tabular}{|c|c|l|}
\hline
\textbf{Signal} & \textbf{Direction} & \textbf{Description} \\
\hline
\texttt{tx\_clkout} & Input & Clock for the MAC transmitter (TX MAC). The frequency of this clock is 390.625 MHz for 25G data rate and 156.25 MHz for 10G data rate. \\
\texttt{tx\_clkout2} & Input & Clock for the TX MAC. The frequency of this clock is 390.625 MHz for 25G data rate and 156.25 MHz for 10G data rate. \\
\texttt{rx\_clkout} & Input & Clock for the MAC receiver (RX MAC). The frequency of this clock is 390.625 MHz for 25G data rate and 156.25 MHz for 10G data rate. \\
\hline
\end{tabular}

\textit{continued...}
### 6. Interfaces and Signal Descriptions

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>rx_clkout2</td>
<td>Input</td>
<td>Clock for the RX MAC. The frequency of this clock is 390.625 MHz for 25G data rate and 156.25 MHz for 10G data rate.</td>
</tr>
<tr>
<td>rvalid</td>
<td>Input</td>
<td>Indication for RX valid data.</td>
</tr>
<tr>
<td>tvvalid_phy</td>
<td>Output</td>
<td>Indicates valid data output towards PHY.</td>
</tr>
<tr>
<td>tx_parallel_data_phy[63:0]</td>
<td>Output</td>
<td>TX parallel data output from the FPGA fabric to PHY.</td>
</tr>
<tr>
<td>tx_control_phy[1:0]</td>
<td>Output</td>
<td>TX control character output from the FPGA fabric to PHY.</td>
</tr>
<tr>
<td>rx_parallel_data_phy[63:0]</td>
<td>Input</td>
<td>RX parallel data input from the PHY to FPGA fabric.</td>
</tr>
<tr>
<td>rx_control_phy[1:0]</td>
<td>Input</td>
<td>RX control character input from the PHY to FPGA fabric.</td>
</tr>
<tr>
<td>tx_fifo_latency_pulse</td>
<td>Input</td>
<td>Latency pulse for TX Core FIFO.</td>
</tr>
<tr>
<td>tx_pcs_fifo_latency_pulse</td>
<td>Input</td>
<td>Latency pulse for TX PCS FIFO.</td>
</tr>
<tr>
<td>rx_fifo_latency_pulse</td>
<td>Input</td>
<td>Latency pulse for RX Core FIFO.</td>
</tr>
<tr>
<td>rx_pcs_fifo_latency_pulse</td>
<td>Input</td>
<td>Latency pulse for RX PCS FIFO.</td>
</tr>
<tr>
<td>rx_bitslip</td>
<td>Output</td>
<td>Indicates bit slip enable status.</td>
</tr>
<tr>
<td>rx_digitalreset</td>
<td>Input</td>
<td>Resets the PCS RX portion of the transceiver PHY.</td>
</tr>
<tr>
<td>tx_digitalrest</td>
<td>Input</td>
<td>Resets the PCS TX portion of the transceiver PHY.</td>
</tr>
<tr>
<td>rx_is_lockedtodata</td>
<td>Input</td>
<td>Indicates the status of RX CDR lock on data.</td>
</tr>
<tr>
<td>rx_set_locktoref</td>
<td>Output</td>
<td>Indicates the status of RX CDR lock to reference clock.</td>
</tr>
<tr>
<td>rx_seriallpbken</td>
<td>Output</td>
<td>Status for Internal Serial Loopback.</td>
</tr>
<tr>
<td>tx_ready</td>
<td>Input</td>
<td>Indication for external PMA TX Ready.</td>
</tr>
<tr>
<td>rx_ready</td>
<td>Input</td>
<td>Indication for external PMA RX Ready</td>
</tr>
<tr>
<td>phy_reset</td>
<td>Output</td>
<td>Reset signal for PHY.</td>
</tr>
<tr>
<td>tx_empty_phy</td>
<td>Input</td>
<td>Indication for TX Core FIFO empty.</td>
</tr>
<tr>
<td>tx_pempty_phy</td>
<td>Input</td>
<td>Indication for TX Core FIFO partially empty.</td>
</tr>
<tr>
<td>tx_full_phy</td>
<td>Input</td>
<td>Indication for TX Core FIFO full.</td>
</tr>
<tr>
<td>tx_pfull_phy</td>
<td>Input</td>
<td>Indication for TX Core FIFO partially full.</td>
</tr>
<tr>
<td>rx_empty_phy</td>
<td>Input</td>
<td>Indication for RX Core FIFO empty.</td>
</tr>
<tr>
<td>rx_pempty_phy</td>
<td>Input</td>
<td>Indication for RX Core FIFO partially empty.</td>
</tr>
<tr>
<td>rx_full_phy</td>
<td>Input</td>
<td>Indication for RX Core FIFO full.</td>
</tr>
<tr>
<td>rx_pfull_phy</td>
<td>Input</td>
<td>Indication for RX Core FIFO partially full.</td>
</tr>
</tbody>
</table>

**Related Information**

Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide
## 6.7. 1588 PTP Interface Signals

### Table 20. Signals of the 1588 Precision Time Protocol Interface

Signals are clocked by `clk_rxmac` or `clk_txmac`, as specified. All 64-bit output signals are in the Intel 64-bit TOD format, and you are expected to drive all 64-bit input signals in this format.

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>latency_sclk</td>
<td>Input</td>
<td>Latency measurement input reference clock. For 25G Ethernet Intel FPGA IP with the IEEE 1588v2 feature, Intel recommends that the frequency of this clock is set to 156.25 MHz. Refer to 25G Ethernet Intel Stratix 10 FPGA IP Design Example User Guide and Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide for more details.</td>
</tr>
<tr>
<td><strong>PTP Interface to TOD module</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>tx_time_of_day_96b_data[9:0]</td>
<td>Input</td>
<td>Current V2-format (96-bit) TOD in <code>clk_txmac</code> clock domain. Connect this signal to the external TOD module. This signal is available only if you set the Time of day format parameter to the value of Enable 96-bit timestamp format or Enable both formats.</td>
</tr>
<tr>
<td>tx_time_of_day_64b_data[6:0]</td>
<td>Input</td>
<td>Current 64-bit TOD in <code>clk_txmac</code> clock domain. Connect this signal to the external TOD module. This signal is available only if you set the Time of day format parameter to the value of Enable 64-bit timestamp format or Enable both formats.</td>
</tr>
<tr>
<td>rx_time_of_day_96b_data[9:0]</td>
<td>Input</td>
<td>Current V2-format (96-bit) TOD in <code>clk_rxmac</code> clock domain. Connect this signal to the external TOD module. This signal is available only if you set the Time of day format parameter to the value of Enable 96-bit timestamp format or Enable both formats.</td>
</tr>
<tr>
<td>rx_time_of_day_64b_data[6:0]</td>
<td>Input</td>
<td>Current 64-bit TOD in <code>clk_rxmac</code> clock domain. Connect this signal to the external TOD module. This signal is available only if you set the Time of day format parameter to the value of Enable 64-bit timestamp format or Enable both formats.</td>
</tr>
</tbody>
</table>

### PTP Interface to Client

#### TX Signals Related to One Step Processing

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>tx_etstamp_ins_ctrl_timesamp_insert</td>
<td>Input</td>
<td>Indicates the current packet on the TX client interface is a 1588 PTP packet, and directs the IP core to process the packet in one-step processing insertion mode. In this mode, the IP core overwrites the timestamp of the packet with the timestamp when the packet appears on the TX Ethernet link. The TX client must assert and deassert this signal synchronously with the TX SOP signal for the 1588 PTP packet. If the TX client asserts this signal simultaneously with either of tx_etstamp_ins_ctrl_residence_time_update or tx_egress_timestamp_request_valid, the results are undefined.</td>
</tr>
<tr>
<td>tx_etstamp_ins_ctrl_residence_time_update</td>
<td>Input</td>
<td>Indicates the current packet on the TX client interface is a 1588 PTP packet, and directs the IP core to process the packet in one-step processing correction mode. In this mode, the IP core adds the latency through the IP core (residence time) to the current contents of the timestamp field. The TX client must assert and deassert this signal synchronously with the TX SOP signal for the 1588 PTP packet. If the TX client asserts this signal simultaneously with either of tx_etstamp_ins_ctrl_timestamp_insert or tx_egress_timestamp_request_valid, the results are undefined.</td>
</tr>
</tbody>
</table>

*continued...*
<table>
<thead>
<tr>
<th>Signal Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>tx_etstamp_ins Ctrl ingress_timestamp_96b[95:0]</td>
<td>Input</td>
<td>Indicates the V2-format TOD when the packet entered the system. The TX client must ensure this signal is valid in each TX SOP cycle when it asserts tx_etstamp_ins Ctrl residence_time_update. The TX client must maintain the desired value on this signal while the TX SOP signal is asserted. This signal is useful only in transparent clock mode when the TX client asserts tx_etstamp_ins Ctrl residence_time_update. This signal is available only if you set the Time of day format parameter to the value of Enable 96-bit timestamp format or Enable both formats.</td>
</tr>
<tr>
<td>tx_etstamp_ins Ctrl ingress_timestamp_64b[63:0]</td>
<td>Input</td>
<td>Indicates the TOD (in Intel 64-bit format) when the packet entered the system. The TX client must ensure this signal is valid in each TX SOP cycle when it asserts tx_etstamp_ins Ctrl residence_time_update. The TX client must maintain the desired value on this signal while the TX SOP signal is asserted. This signal is available only if you set the Time of day format parameter to the value of Enable 64-bit timestamp format or Enable both formats.</td>
</tr>
<tr>
<td>tx_etstamp_ins Ctrl timestamp_format</td>
<td>Input</td>
<td>Specifies the timestamp format (V1 or V2 format) for the current packet if the TX client simultaneously asserts tx_etstamp_ins Ctrl timestamp_insert. Values are: • 1'b0: 96-bit timestamp format (V2) • 1'b1: 64-bit timestamp format (V1) The TX client must maintain the desired value on this signal while the TX SOP signal is asserted. If the client specifies the V1 format, you read and write the V1 format TOD (32 bits of seconds and 32 bits of nanoseconds) in bits [79:16] of the 96-bit timestamp and TOD signals. Note: If you set the Time of day format parameter to the value of Enable 64-bit timestamp format, the results of asserting tx_etstamp_ins Ctrl timestamp_insert are undefined. Therefore, the timestamp in any case maps to the 96-bit signals.</td>
</tr>
<tr>
<td>tx_etstamp_ins Ctrl residence_time_calc_format</td>
<td>Input</td>
<td>Specifies the TOD format (Intel 64-bit TOD format or the V2 96-bit format) for the current packet if the TX client simultaneously asserts tx_etstamp_ins Ctrl residence_time_update. Values are: • 1'b0: 96-bit TOD format (V2) • 1'b1: 64-bit TOD format The TX client must maintain the desired value on this signal while the TX SOP signal is asserted. If you set the Time of day format parameter to the value of Enable 96-bit timestamp format or Enable both formats, and the client specifies the 64-bit format, the IP core maps the 64-bit TOD format time-of-day (32 bits of seconds and 32 bits of nanoseconds) as is in bits [79:16] of the 96-bit timestamp and TOD signals. If you set the Time of day format parameter to the value of Enable 64-bit timestamp format and the client specifies the 96-bit format (V2), the results are undefined.</td>
</tr>
<tr>
<td>tx_etstamp_ins Ctrl offset_timestamp[15:0]</td>
<td>Input</td>
<td>Specifies the byte offset of the timestamp information in the current packet if the TX client simultaneously asserts tx_etstamp_ins Ctrl timestamp_insert. The IP core overwrites the value at this offset. The TX client must maintain the desired value on this signal while the TX SOP signal is asserted.</td>
</tr>
</tbody>
</table>

continued...
### If the packet supports V2 format, the timestamp has 96 bits. In this case, the IP core inserts ten bytes (bits [95:16]) of the timestamp at this offset and the remaining two bytes (bits [15:0]) of the timestamp at the offset specified in `tx_etstamp_ins_ctrl_offset_correction_field`.

The TX client must ensure that:
- The offset supports inclusion of the entire timestamp in the packet.
- If the packet is more than 256 bytes, the offset supports inclusion of the entire timestamp in the first 256 bytes of the packet.
- The timestamp bytes do not overlap with the bytes in any other field, including the UDP checksum field. (If these particular two fields overlap, the result is undefined).

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>tx_etstamp_ins_ctrl_offset_correction_field[15:0]</code></td>
<td>Input</td>
<td>If the TX client simultaneously asserts <code>tx_etstamp_ins_ctrl_residence_time_update</code>, this signal specifies the byte offset of the correction field in the current packet. If the TX client simultaneously asserts <code>tx_etstamp_ins_ctrl_timestamp_insert</code> and deasserts (sets to the value of 0) the <code>tx_etstamp_ins_ctrl_timestamp_format</code> signal, this signal specifies the byte offset of bits [15:0] of the timestamp. The TX client must maintain the desired value on this signal while the TX SOP signal is asserted. In addition, the TX client must ensure that: - The offset supports inclusion of the entire correction field or timestamp in the packet. - If the packet is more than 256 bytes, the offset supports inclusion of the entire timestamp or correction field in the first 256 bytes of the packet. - The correction field or timestamp bytes do not overlap with the bytes in any other field, including the UDP checksum field. (If these particular two fields overlap, the result is undefined).</td>
</tr>
<tr>
<td><code>tx_etstamp_ins_ctrl_checksum_zero</code></td>
<td>Input</td>
<td>The TX client asserts this signal during a TX SOP cycle to tell the IP core to zero the UDP checksum in the current packet. If the TX client asserts the <code>tx_etstamp_ins_ctrl_checksum_correct</code> signal, it cannot assert this signal. This signal is meaningful only in one-step clock mode. A zeroed UDP checksum indicates the checksum value is not necessarily correct. This information is useful to tell the application to skip checksum checking of UDP IPv4 packets. This function is illegal for UDP IPv6 packets.</td>
</tr>
<tr>
<td><code>tx_etstamp_ins_ctrl_offset_checksum_field[15:0]</code></td>
<td>Input</td>
<td>Indicates the byte offset of the UDP checksum in the current packet. The TX client must ensure this signal has a valid value during each TX SOP cycle when it also asserts the <code>tx_etstamp_ins_ctrl_checksum_zero</code> signal. Holds the byte offset of the two bytes in the packet that the IP core should reset. This signal is meaningful only in one-step clock mode. The TX client must ensure that: - The offset supports inclusion of the entire checksum in the packet. - The checksum bytes do not overlap with the bytes in any other field, including the timestamp bytes. (If these particular two fields overlap, the result is undefined).</td>
</tr>
<tr>
<td><code>tx_etstamp_ins_ctrl_checksum_correct</code></td>
<td>Input</td>
<td>The TX client asserts this signal during a TX SOP cycle to tell the IP core to update (correct) the UDP checksum in the current packet. If the TX client asserts the <code>tx_etstamp_ins_ctrl_checksum_zero</code> signal, it cannot assert this signal. This signal is meaningful only in one-step clock mode. The application must assert this signal for correct processing of UDP IPv6 packets.</td>
</tr>
<tr>
<td>Signal Name</td>
<td>Direction</td>
<td>Description</td>
</tr>
<tr>
<td>-----------------------------------------------------</td>
<td>-----------</td>
<td>----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------</td>
</tr>
</tbody>
</table>
| tx_etstamp_ins_ctrl_offset, t_checksum_correction[15:0] | Input     | Indicates the byte offset of the UDP checksum in the current packet. The TX client must ensure this signal has a valid value during each TX SOP cycle when it also asserts the tx_etstamp_ins_ctrl_checksum_correct signal. Holds the byte offset of the two bytes in the packet that the IP core should correct. This signal is meaningful only in one-step clock mode. The TX client must ensure that:  
- The offset supports inclusion of the entire checksum in the packet.  
- The checksum bytes do not overlap with the bytes in any other field, including the timestamp bytes. (If these particular two fields overlap, the result is undefined). |
<p>| tx_egress_asymmetry_update                           | Input     | Indicates the IP core should include the value in the TX_PTP_ASYM_DELAY register in its correction calculations. The TX client must maintain the desired value on this signal while the TX SOP signal is asserted. This option is useful in one-step correction mode.                                                                                                                                                                                                                                                                                                           |
| tx_egress_timestamp_request_valid                    | Input     | Indicates the current packet on the TX client interface is a 1588 PTP packet, and directs the IP core to process the packet in two-step processing mode. In this mode, the IP core outputs the timestamp of the packet when it exits the IP core, and does not modify the packet timestamp information. The TX client must assert and deassert this signal synchronously with the TX SOP signal for the 1588 PTP packet. If the TX client asserts this signal simultaneously with either of tx_etstamp_ins_ctrl_timestamp_insert or tx_etstamp_ins_ctrl_residence_time_update, the results are undefined. |
| tx_egress_timestamp_96b_data[95:0]                   | Output    | Provides the V2-format timestamp when a 1588 PTP frame begins transmission on the Ethernet link. Value is valid when the tx_egress_timestamp_96b_valid signal is asserted. This signal is meaningful only in two-step clock mode. This signal is available only if you set the Time of day format parameter to the value of Enable 96-bit timestamp format or Enable both formats.                                                                                                                                                                                                                     |
| tx_egress_timestamp_96b_valid                         | Output    | Indicates that the tx_egress_timestamp_96b_data and tx_egress_timestamp_96b_fingerprint signals are valid in the current clk_txmac clock cycle. This signal is meaningful only in two-step clock mode. This signal is available only if you set the Time of day format parameter to the value of Enable 96-bit timestamp format or Enable both formats.                                                                                                                                                                                                                   |
| tx_egress_timestamp_64b_data[63:0]                   | Output    | Provides the timestamp when a V1-format 1588 PTP frame begins transmission on the Ethernet link. Value is valid when the tx_egress_timestamp_64b_valid signal is asserted. This signal is meaningful only in two-step clock mode. This signal is available only if you set the Time of day format parameter to the value of Enable 64-bit timestamp format or Enable both formats.                                                                                                                                                                                                                       |
| tx_egress_timestamp_64b_valid                         | Output    | Indicates that the tx_egress_timestamp_64b_data and tx_egress_timestamp_64b_fingerprint signals are valid in the current clk_txmac clock cycle. This signal is meaningful only in two-step clock mode. This signal is available only if you set the Time of day format parameter to the value of Enable 64-bit timestamp format or Enable both formats.                                                                                                                                                                                                                       |</p>
<table>
<thead>
<tr>
<th>Signal Name</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>tx_egress_timestamp_request_fingerprint[(W–1):0]</td>
<td>Input</td>
<td>The TX client must assert and deassert this signal synchronously with the TX SOP signal for the 1588 PTP packet.</td>
</tr>
<tr>
<td></td>
<td>Output</td>
<td>Provides the fingerprint of the V2-format 1588 PTP frame currently beginning transmission on the Ethernet link. Value is valid when the tx_egress_timestamp_96b_valid signal is asserted. This signal is available only if you set the Time of day format parameter to the value of Enable 96-bit timestamp format or Enable both formats.</td>
</tr>
<tr>
<td>tx_egress_timestamp_64b_fingerprint[(W–1):0]</td>
<td>Output</td>
<td>Provides the fingerprint of the Intel 64-bit 1588 PTP frame currently beginning transmission on the Ethernet link. Value is valid when the tx_egress_timestamp_64b_valid signal is asserted. This signal is available only if you set the Time of day format parameter to the value of Enable 64-bit timestamp format or Enable both formats.</td>
</tr>
<tr>
<td>RX Signals</td>
<td></td>
<td></td>
</tr>
<tr>
<td>rx_ingress_timestamp_96b_data[95:0]</td>
<td>Output</td>
<td>Whether or not the current packet on the RX client interface is a 1588 PTP packet, indicates the V2-format timestamp when the IP core received the packet on the Ethernet link. The IP core provides a valid value on this signal in the same cycle it asserts the RX SOP signal for 1588 PTP packets. This signal is available only if you set the Time of day format parameter to the value of Enable 96-bit timestamp format or Enable both formats.</td>
</tr>
<tr>
<td></td>
<td>Output</td>
<td>Indicates that the rx_ingress_timestamp_96b_data signal is valid in the current cycle. This signal is redundant with the RX SOP signal for 1588 PTP packets. This signal is available only if you set the Time of day format parameter to the value of Enable 96-bit timestamp format or Enable both formats.</td>
</tr>
<tr>
<td>rx_ingress_timestamp_64b_data[63:0]</td>
<td>Output</td>
<td>Whether or not the current packet on the RX client interface is a 1588 PTP packet, indicates the 64-bit TOD (in Intel 64-bit format) when the IP core received the packet on the Ethernet link. The IP core provides a valid value on this signal in the same cycle it asserts the RX SOP signal for 1588 PTP packets. This signal is available only if you set the Time of day format parameter to the value of Enable 64-bit timestamp format or Enable both formats.</td>
</tr>
<tr>
<td></td>
<td>Output</td>
<td>Indicates that the rx_ingress_timestamp_64b_data signal is valid in the current cycle. This signal is redundant with the RX SOP signal for 1588 PTP packets. This signal is available only if you set the Time of day format parameter to the value of Enable 64-bit timestamp format or Enable both formats.</td>
</tr>
</tbody>
</table>

Related Information
- 1588 PTP Registers on page 86
- 25G Ethernet Intel Stratix 10 FPGA IP Design Example User Guide
- Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide
6.8. Miscellaneous Status and Debug Signals

The miscellaneous status and debug signals are asynchronous.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>tx_lanes_stable</td>
<td>Output</td>
<td>Asserted when all TX lanes are stable and ready to transmit data.</td>
</tr>
<tr>
<td>rx_block_lock</td>
<td>Output</td>
<td>Asserted when all lanes have identified 66-bit block boundaries in the serial data stream.</td>
</tr>
<tr>
<td>rx_pcs_ready</td>
<td>Output</td>
<td>Asserted when the RX lanes are fully aligned and ready to receive data.</td>
</tr>
<tr>
<td>local_fault_status</td>
<td>Output</td>
<td>Asserted when the RX MAC detects a local fault. This signal is available if you turn on Enable link fault generation in the parameter editor.</td>
</tr>
<tr>
<td>remote_fault_status</td>
<td>Output</td>
<td>Asserted when the RX MAC detects a remote fault. This signal is available if you turn on Enable link fault generation in the parameter editor.</td>
</tr>
<tr>
<td>unidirectional_en</td>
<td>Output</td>
<td>Asserted if the IP core includes Clause 66 for unidirectional support. This signal is available if you turn on Enable link fault generation in the parameter editor.</td>
</tr>
<tr>
<td>link_fault_gen_en</td>
<td>Output</td>
<td>Asserted if the IP core includes Clause 66 for unidirectional support. This signal is available if you turn on Enable link fault generation in the parameter editor.</td>
</tr>
</tbody>
</table>

Related Information
Debugging the Link on page 91

6.9. Reset Signals

The IP core has three external hard reset inputs. These resets are asynchronous and are internally synchronized. Assert resets for ten cycles or until you observe the effect of their specific reset. Asserting the external hard reset csr_rst_n returns control and status registers to their original values. rx_pcs_ready and tx_lanes_stable are asserted when the core has exited reset successfully.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>tx_rst_n</td>
<td>Input</td>
<td>Active low hard reset signal. Resets the TX interface, including the TX PCS and TX MAC. This reset leads to the deassertion of the tx_lanes_stable output signal.</td>
</tr>
<tr>
<td>rx_rst_n</td>
<td>Input</td>
<td>Active low hard reset signal. Resets the RX interface, including the RX PCS and RX MAC. This reset leads to the deassertion of the rx_pcs_ready output signal.</td>
</tr>
<tr>
<td>csr_rst_n</td>
<td>Input</td>
<td>Active low hard global reset. Resets the full IP core. Resets the TX MAC, RX MAC, TX PCS, RX PCS, adapters, transceivers, and control and status registers. This reset leads to the deassertion of the tx_lanes_stable and rx_pcs_ready output signals.</td>
</tr>
</tbody>
</table>
7. Control, Status, and Statistics Register Descriptions

This section provides information about the memory-mapped registers. You access these registers using the IP core Avalon-MM control and status interface. The registers use 32-bit addresses; they are not byte addressable.

Write operations to a read-only register field have no effect. Read operations that address a Reserved register return an unspecified result. Write operations to Reserved registers have no effect. Accesses to registers that do not exist in your IP core variation, or to register bits that are not defined in your IP core variation, have an unspecified result. You should consider these registers and register bits Reserved. Although you can only access registers in 32-bit read and write operations, you should not attempt to write or ascribe meaning to values in undefined register bits.

Table 23. Register Base Addresses

<table>
<thead>
<tr>
<th>Word Offset</th>
<th>Register Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x300-0x3FF</td>
<td>PHY registers</td>
</tr>
<tr>
<td>0x400-0x4FF</td>
<td>TX MAC registers</td>
</tr>
<tr>
<td>0x500-0x5FF</td>
<td>RX MAC registers</td>
</tr>
<tr>
<td>0x600-0x708</td>
<td>Pause and Priority-Based Flow Control registers</td>
</tr>
<tr>
<td>0x800-0x8FF</td>
<td>Statistics Counter registers - TX direction</td>
</tr>
<tr>
<td>0x900-0x9FF</td>
<td>Statistics Counter registers - RX direction</td>
</tr>
<tr>
<td>0xA00-0xAFF</td>
<td>TX 1588 PTP registers</td>
</tr>
<tr>
<td>0xB00-0xBFF</td>
<td>RX 1588 PTP registers</td>
</tr>
<tr>
<td>0xC00-0xCFF</td>
<td>TX Reed-Solomon FEC registers</td>
</tr>
<tr>
<td>0xD00-0xDFF</td>
<td>RX Reed-Solomon FEC registers</td>
</tr>
</tbody>
</table>

**Note:**
1. Do not attempt to access any register address that is Reserved or undefined. Accesses to registers that do not exist in your IP core variation have unspecified results.

2. For Intel Stratix 10 H-tile production device, disable the background calibration prior to accessing the transceiver core reconfiguration register, as described in the Disabling Background Calibration section of this user guide.

**Related Information**
- Avalon-MM Management Interface on page 62
  Interface to access the 25G Ethernet Intel FPGA IP core registers.
- Disabling Background Calibration on page 61
### 7.1. PHY Registers

#### Table 24. PHY Registers

The global hard reset `csr_rst_n` resets all of these registers. The TX reset `tx_rst_n` and RX reset `rx_rst_n` signals do not reset these registers.

<table>
<thead>
<tr>
<th>Addr</th>
<th>Name</th>
<th>Description</th>
<th>Reset</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x300</td>
<td>REVID</td>
<td>IP core PHY module revision ID</td>
<td>0x0504 2018</td>
<td>RO</td>
</tr>
<tr>
<td>0x301</td>
<td>SCRATCH</td>
<td>Scratch register available for testing</td>
<td>0x0000 0000</td>
<td>RW</td>
</tr>
<tr>
<td>0x302</td>
<td>PHY_NAME_0</td>
<td>First characters of IP core variation identifier string, &quot;0025&quot;. The &quot;00&quot; is unprintable.</td>
<td>0x0000 3235</td>
<td>RO</td>
</tr>
<tr>
<td>0x303</td>
<td>PHY_NAME_1</td>
<td>Next characters of IP core variation identifier string, &quot;00GE&quot;. The &quot;00&quot; is unprintable.</td>
<td>0x0000 4745</td>
<td>RO</td>
</tr>
<tr>
<td>0x304</td>
<td>PHY_NAME_2</td>
<td>Final characters of IP core variation identifier string, &quot;0pcs&quot;. The &quot;0&quot; is unprintable.</td>
<td>0x0070 6373</td>
<td>RO</td>
</tr>
<tr>
<td>0x310</td>
<td>PHY_CONFIG</td>
<td>PHY configuration registers. The following bit fields are defined:</td>
<td>26'hX_2'b0_1'bX_3'b</td>
<td>RW</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[0]: eio_sys_rst. Full system reset (except registers). Set this bit to initiate the internal reset sequence.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[1]: softtxp_rst. TX soft reset. Resets TX PCS, MAC, and adapter.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[2]: softrxp_rst. RX soft reset. Resets RX PCS, MAC, and adapter.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[3]: Reserved.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[4]: set_ref_lock. Directs the RX CDR PLL to lock to the reference clock.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[5]: set_data_lock. Directs the RX CDR PLL to lock to data.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bits[31:6]: Reserved.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x312</td>
<td>WORD_LOCK</td>
<td>When asserted, indicates that the virtual channel has identified 66 bit block boundaries in the serial data stream.</td>
<td>31'hX1'b0</td>
<td>RO</td>
</tr>
<tr>
<td>0x313</td>
<td>EIO_SLOOP</td>
<td>Serial PMA loopback. Setting a bit puts the corresponding transceiver in serial loopback mode. In serial loopback mode, the TX lane loops back to the RX lane on an internal loopback path.</td>
<td>31'hX1'b0</td>
<td>RW</td>
</tr>
<tr>
<td>0x314</td>
<td>EIO_FLAG_SEL</td>
<td>Supports indirect addressing of individual FIFO flags in the PCS Native PHY IP core. Program this register with the encoding for a specific FIFO flag. The flag values (one per transceiver) are then accessible in the EIO_FLAG register. The value in the EIO_FLAG_SEL register directs the IP core to make available the following FIFO flag:</td>
<td>29'hX3'b0</td>
<td>RW</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 3'b000: TX FIFO full</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 3'b001: TX FIFO empty</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 3'b010: TX FIFO partially full</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 3'b011: TX FIFO partially empty</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• 3'b100: RX FIFO full</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(3) X means "Don't Care".
<table>
<thead>
<tr>
<th>Addr</th>
<th>Name</th>
<th>Description</th>
<th>Reset</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x315</td>
<td>EIO_FLAGS</td>
<td>PCS indirect data. To read a FIFO flag, set the value in the EIO_FLAG_SEL register to indicate the flag you want to read. After you specify the flag in the EIO_FLAG_SEL register, each bit [n] in the EIO_FLAGS register has the value of that FIFO flag for the transceiver channel for lane [n].</td>
<td>31’hX1'b0 (3)</td>
<td>RO</td>
</tr>
<tr>
<td>0x321</td>
<td>EIO_FREQ_LOCK</td>
<td>Each asserted bit indicates that the corresponding lane RX clock data recovery (CDR) phase-locked loop (PLL) is locked.</td>
<td>31’hX1'b0 (3)</td>
<td>RO</td>
</tr>
<tr>
<td>0x322</td>
<td>PHY_CLK</td>
<td>The following encodings are defined:</td>
<td>29’hX3'b00 (3)</td>
<td>RO</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[0]: Indicates if the TX PCS is ready.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[1]: Indicates if the RX CDR PLL is locked.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x323</td>
<td>FRM_ERR</td>
<td>The IP core asserts bit [0] if it identifies a frame error. You can read this register to determine if the IP core sustains a low number of frame errors, below the threshold to lose word lock. This bit is sticky, unless the IP core loses word lock. Write 1'b1 to the SCLR_FRM_ERR register to clear. If the IP core loses word lock, it clears this register.</td>
<td>31’hX1'b0 (3)</td>
<td>RO</td>
</tr>
<tr>
<td>0x324</td>
<td>SCLR_FRM_ERR</td>
<td>Synchronous clear for FRM_ERR register. Write 1'b1 to this register to clear the FRM_ERR register and bit [1] of the LANE_DESKEWED register. A single bit clears all sticky framing errors. This bit does not auto-clear. Write a 1'b0 to continue logging frame errors.</td>
<td>0x0</td>
<td>RW</td>
</tr>
<tr>
<td>0x325</td>
<td>EIO_RX_SOFT_PURGE_S</td>
<td>Reserved.</td>
<td>0x0000</td>
<td>RO</td>
</tr>
<tr>
<td>0x326</td>
<td>RX_PCS_FULLY_ALIGNED_S</td>
<td>Indicates the RX PCS is fully aligned and ready to accept traffic.</td>
<td>31’hX1'b0 (3)</td>
<td>RO</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[0]: RX PCS fully aligned status.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[1]: RX PCS bit error rate status. A bit value of 1 indicates a bit error rate higher than $10^{-4}$ or there are at least 16 errors within 50 us. This bit value is only valid when the link fault generation is enabled.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x329</td>
<td>LANE_DESKEWED</td>
<td>The following encodings are defined:</td>
<td>30’hX2'b00 (3)</td>
<td>RO</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[0]: Indicates all lanes are deskewed.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[1]: When asserted indicates a change in lanes deskewed status. To clear this sticky bit, write 1'b1 to the corresponding bit of the SCLR_FRM_ERR register. This is a latched signal.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x340</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x341</td>
<td>KHZ_RX</td>
<td>The register indicates the value of RX clock (clk_rxmac) frequency. Apply the following definition for the frequency value:</td>
<td>0x0000 0000</td>
<td>RO</td>
</tr>
</tbody>
</table>
### Table 25. TX MAC Registers

<table>
<thead>
<tr>
<th>Addr</th>
<th>Name</th>
<th>Description</th>
<th>Reset</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x400</td>
<td>TXMAC_REVID</td>
<td>TX MAC revision ID for 25G TX MAC CSRs.</td>
<td>0x0504 2018</td>
<td>RO</td>
</tr>
<tr>
<td>0x401</td>
<td>TXMAC_SCRATCH</td>
<td>Scratch register available for testing.</td>
<td>0x0000 0000</td>
<td>RW</td>
</tr>
<tr>
<td>0x402</td>
<td>TXMAC_NAME_0</td>
<td>First 4 characters of IP core variation identifier string, &quot;25gMACTxCSR&quot;.</td>
<td>0x3235 674D</td>
<td>RO</td>
</tr>
<tr>
<td>0x403</td>
<td>TXMAC_NAME_1</td>
<td>Next 4 characters of IP core variation identifier string, &quot;ACTx&quot;.</td>
<td>0x4143 5478</td>
<td>RO</td>
</tr>
<tr>
<td>0x404</td>
<td>TXMAC_NAME_2</td>
<td>Final 4 characters of IP core variation identifier string, &quot;0CSR&quot;. The &quot;0&quot; is unprintable.</td>
<td>0x0043 5352</td>
<td>RO</td>
</tr>
<tr>
<td>0x405</td>
<td>LINK_FAULT</td>
<td>Link Fault Configuration Register. The following bits are defined:</td>
<td>28'hX_4'b0001 (5)</td>
<td>RW</td>
</tr>
<tr>
<td>0x407</td>
<td>MAX_TX_SIZE_CONFIG</td>
<td>Specifies the maximum TX frame length. Frames that are longer are considered oversized. They are transmitted, but also increment the CNTR_TX_OVERSIZE register.</td>
<td>0xXXXX 2580 (5)</td>
<td>RW</td>
</tr>
</tbody>
</table>

(4) Register value convert in decimal.

(5) X means "Don't Care"
### 7.3. RX MAC Registers

#### Table 26. RX MAC Registers

<table>
<thead>
<tr>
<th>Addr</th>
<th>Name</th>
<th>Description</th>
<th>Reset</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x500</td>
<td>RXMAC_REVID</td>
<td>RX MAC revision ID for 25G Ethernet IP core.</td>
<td>0x0504 2018</td>
<td>RO</td>
</tr>
<tr>
<td>0x501</td>
<td>RXMAC_SCRATCH</td>
<td>Scratch register available for testing.</td>
<td>0x0000 0000</td>
<td>RW</td>
</tr>
<tr>
<td>0x502</td>
<td>RXMAC_NAME_0</td>
<td>First 4 characters of IP core variation identifier string, &quot;25gMACRxCSR&quot;.</td>
<td>0x3235 674D</td>
<td>RO</td>
</tr>
<tr>
<td>0x503</td>
<td>RXMAC_NAME_1</td>
<td>Next 4 characters of IP core variation identifier string, &quot;ACRx&quot;.</td>
<td>0x4143 5278</td>
<td>RO</td>
</tr>
<tr>
<td>0x504</td>
<td>RXMAC_NAME_2</td>
<td>Final 4 characters of IP core variation identifier string, &quot;0CSR&quot;. The &quot;0&quot; is unprintable.</td>
<td>0x0043 5352</td>
<td>RO</td>
</tr>
<tr>
<td>0x506</td>
<td>RXMAC_SIZE_CONFIG</td>
<td>Specifies the maximum frame length available. The MAC asserts ll_rx_error[3] when the length of the received frame exceeds the value of this register. If the IP core receives an Ethernet frame of size greater than the number of bytes specified in this register, and the IP core includes statistics registers, the IP core increments the 64-bit CNTR_RX_OVERSIZE counter.</td>
<td>0xXXXX 2580</td>
<td>RW</td>
</tr>
<tr>
<td>0x507</td>
<td>MAC_CRC_CONFIG</td>
<td>The RX CRC forwarding configuration register. The following encodings are defined: • 1'b0 : Remove RX CRC, do not forward it to the RX client interface • 1'b1 : Retain RX CRC, forward it to the RX client interface In either case, the IP core checks the incoming RX CRC and flags errors.</td>
<td>31'hX1'b0</td>
<td>RW</td>
</tr>
<tr>
<td>0x508</td>
<td>LINK_FAULT</td>
<td>Link Fault Status Register. For regular (non-unidirectional) Link Fault, implements IEEE 802.3 Ethernet Clause 46. For unidirectional Link Fault, implements IEEE 802.3 Ethernet Clause 66.</td>
<td>30'hX2'b00</td>
<td>RO</td>
</tr>
<tr>
<td>0x50A</td>
<td>RXMAC_CONTROL</td>
<td>RX MAC Control Register. A single bit is defined: • Bit [1] – VLAN detection disabled. This bit is deasserted by default implying VLAN detection is enabled.</td>
<td>30'h0_2'b0X</td>
<td>RW</td>
</tr>
</tbody>
</table>

(6) X means "Don't Care"
7.4. Pause/PFC Flow Control Registers

Some of the registers in this table cannot be updated during normal operation. To ensure correct operation, perform a soft reset by writing Bit[0] of the PHY_CONFIG (0x310) after updating registers that cannot be changed dynamically.

Table 27. TX Flow Control Registers

<table>
<thead>
<tr>
<th>Addr</th>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
<th>Reset</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x600</td>
<td>31:0</td>
<td>TX Flow Control Revision ID</td>
<td>Specifies the revision ID, &quot;25GEFCTx CSR&quot;.</td>
<td>0x0916_2016</td>
<td>RO</td>
</tr>
<tr>
<td>0x601</td>
<td>31:0</td>
<td>TX Flow Control Scratch Pad</td>
<td>Scratch register for testing.</td>
<td>0</td>
<td>RW</td>
</tr>
<tr>
<td>0x602</td>
<td>31:0</td>
<td>TX Flow Control IP Core Variant 0</td>
<td>Specifies first 4 characters of IP core variation identifier ASCII string, &quot;25GE &quot;.</td>
<td>0x3235_4745</td>
<td>RO</td>
</tr>
<tr>
<td>0x603</td>
<td>31:0</td>
<td>TX Flow Control IP Core Variant 1</td>
<td>Next 4 characters of IP core variation identifier ASCII string, &quot;FCTx&quot;.</td>
<td>0x4643_5478</td>
<td>RO</td>
</tr>
<tr>
<td>0x604</td>
<td>31:0</td>
<td>TX Flow Control IP Core Variant 2</td>
<td>Final 4 characters of IP core variation identifier ASCII string, &quot;0CSR&quot;. The &quot;0&quot; is unprintable.</td>
<td>0x0043_352</td>
<td>RO</td>
</tr>
<tr>
<td>0x605</td>
<td>(FCQN-1): 0</td>
<td>TX Flow Control Enable</td>
<td>Enables the IP core to generate XON and XOFF Pause/PFC flow control frames to the remote partner. The following encodings are defined: 1'b0: XON or XOFF Pause/PFC flow control is disabled. 1'b1: XON or XOFF Pause/PFC flow control is enabled. You can change this field dynamically.</td>
<td>1'b1 in each bit that corresponds to a queue</td>
<td>RW</td>
</tr>
<tr>
<td>31:FCQN</td>
<td>Reserved</td>
<td>Reserved</td>
<td>XON/XOF flow control frame request bit 0. Interpretation depends on whether the IP core is in 1-bit FC request mode or in 2-bit FC request mode. This register affects a flow control queue only if the corresponding bit of the TX Flow Control Enable register has the value of 1. In 2-bit mode, in addition, this register is active for a specific flow control queue only if the corresponding bit in the TX 2-bit Flow Control Request Mode register field (bits [(FCQN-1):0] of the register at offset 0x641) specifies that the flow control logic accepts input from this register. The following encodings are defined for 1-bit mode. The IP core reads the 1-bit mode value in TX Flow Control CSR XON/XOFF Request 0. 0 = No request 0 to 1 = Generate XOFF request 1 = Continue to generate XOFF request 1 to 0 = Generate XON request</td>
<td>0</td>
<td>RO</td>
</tr>
</tbody>
</table>

continued...
The following encodings are defined for 2-bit mode. The IP core reads the 2-bit mode value in {TX Flow Control CSR XON/XOFF Request 1, TX Flow Control CSR XON/XOFF Request 1}.
- 00 = No request
- 01 = XON request
- 10 = XOFF request
- 11 = Invalid
You can modify the value of this field dynamically.

<table>
<thead>
<tr>
<th>Addr</th>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
<th>Reset</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>15:FCQN</td>
<td></td>
<td>Reserved</td>
<td>The following encodings are defined for 2-bit mode. The IP core reads the 2-bit mode value in {TX Flow Control CSR XON/XOFF Request 1, TX Flow Control CSR XON/XOFF Request 1}. The IP core reads the 2-bit mode value in {TX Flow Control CSR XON/XOFF Request 1, TX Flow Control CSR XON/XOFF Request 1}. You can modify the value of this field dynamically.</td>
<td>0</td>
<td>RO</td>
</tr>
<tr>
<td>(FCQN +15):16</td>
<td></td>
<td>TX Flow Control CSR XON/XOFF Request 1</td>
<td>In conjunction with Flow Control XON/XOFF Request 0 specifies a 2-bit Request for XON/XOFF flow control frame transmission. This bit is the upper bit of the 2-bit control field. You can change the value of this field dynamically.</td>
<td>0</td>
<td>RW</td>
</tr>
<tr>
<td>31:(FCQN +16)</td>
<td></td>
<td>Reserved</td>
<td></td>
<td>0</td>
<td>RO</td>
</tr>
<tr>
<td>0x607</td>
<td>31:0</td>
<td>Reserved</td>
<td></td>
<td>N/A</td>
<td>RO</td>
</tr>
<tr>
<td>0x608</td>
<td>31:0</td>
<td>Reserved</td>
<td></td>
<td>N/A</td>
<td>RO</td>
</tr>
<tr>
<td>0x609</td>
<td>31:0</td>
<td>Reserved</td>
<td></td>
<td>N/A</td>
<td>RO</td>
</tr>
<tr>
<td>0x60A</td>
<td>0</td>
<td>TX Pause Enable 1-bit</td>
<td>Determines whether receiving a valid Pause frame stops TX user data transmission. 1'b0: Transmission is not stopped 1'b1: Transmission stops You cannot change the value of this field dynamically.</td>
<td>0</td>
<td>RW</td>
</tr>
<tr>
<td>0x60B</td>
<td>31:0</td>
<td>Reserved</td>
<td></td>
<td>N/A</td>
<td>RO</td>
</tr>
<tr>
<td>0x60C</td>
<td>31:0</td>
<td>Reserved</td>
<td></td>
<td>N/A</td>
<td>RO</td>
</tr>
<tr>
<td>0x60D</td>
<td>31:0</td>
<td>TX Flow Control Destination Address Lower</td>
<td>Specifies the 48-bit Destination Address of the flow control frame. Contains the 32 LSB of the address field. You cannot modify the value of this field dynamically.</td>
<td>0xC2000 001</td>
<td>RW</td>
</tr>
<tr>
<td>0x60E</td>
<td>15:0</td>
<td>TX Flow Control Destination Address Upper</td>
<td>Specifies the 48-bit Destination Address of the flow control frame. Contains the 16 MSB of the address field. You cannot modify the value of this field dynamically.</td>
<td>0x0180</td>
<td>RW</td>
</tr>
<tr>
<td>0x60F</td>
<td>31:0</td>
<td>TX Flow Control Source Address Lower</td>
<td>Specifies the 48-bit Source Address of flow control frame. Contains the 32 LSB of the address field.</td>
<td>0xCBFC5 ADD</td>
<td>RW</td>
</tr>
<tr>
<td>0x610</td>
<td>15:0</td>
<td>TX Flow Control Source Address Upper</td>
<td>Specifies the 48-bit Source Address of flow control frame. Contains the 16 MSB of the address field.</td>
<td>0xE100</td>
<td>RW</td>
</tr>
<tr>
<td>Addr</td>
<td>Bit</td>
<td>Name</td>
<td>Description</td>
<td>Reset</td>
<td>Access</td>
</tr>
<tr>
<td>------------</td>
<td>-----</td>
<td>--------------------------------</td>
<td>-----------------------------------------------------------------------------</td>
<td>-------</td>
<td>--------</td>
</tr>
<tr>
<td>31:16</td>
<td></td>
<td>Reserved</td>
<td>You cannot modify the value of this field dynamically.</td>
<td>0</td>
<td>RO</td>
</tr>
<tr>
<td>15:0</td>
<td></td>
<td>TX Flow Control Quanta</td>
<td>Specifies the pause quanta of Pause/PFC flow control frames to be sent to remote partner. You cannot modify the value of this field dynamically.</td>
<td>0xFFFF</td>
<td>RW</td>
</tr>
<tr>
<td>15:0</td>
<td></td>
<td>Signal XOFF Request Hold Quanta</td>
<td>Specifies the separation between 2 consecutive XOFF flow control frames. You cannot modify the value of this field dynamically.</td>
<td>0xFFFF</td>
<td>RW</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>TX Flow Control Select</td>
<td>Specifies whether the TX hardware generates Pause or PFC frames. Affects only PFC Queue 0. Usage example: You can synthesize a single PFC queue and use it for both Pause and PFC purpose.</td>
<td>1</td>
<td>RW</td>
</tr>
<tr>
<td>31:17</td>
<td></td>
<td>Reserved</td>
<td>You cannot modify the value of this field dynamically.</td>
<td>0</td>
<td>RO</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>TX 2-bit Flow Control Request Mode</td>
<td>Determines whether the TX Flow Control CSR XON/XOFF Request register or the pause_insert_tx0 and pause_insert_tx1 signals control XON/XOFF mode in 2-bit control mode. 1'b0: The pause_insert_tx0 and pause_insert_tx1 signals control requests 1'b1: The TX Flow Control CSR XON/XOFF Request register fields control requests You cannot modify the value of this field dynamically.</td>
<td>0</td>
<td>RW</td>
</tr>
<tr>
<td>16</td>
<td></td>
<td>TX Flow Control Request Mode</td>
<td>Determines whether the IP core is in TX flow control 1-bit mode or 2-bit mode. 1'b0: Use 1-bit mode to make TX flow control requests 1'b1: Use 2-bit mode to make TX flow control requests</td>
<td>0</td>
<td>RW</td>
</tr>
</tbody>
</table>

Send Feedback 25G Ethernet Intel® Stratix® 10 FPGA IP User Guide 77
Table 28. RX Flow Control Registers

<table>
<thead>
<tr>
<th>Addr</th>
<th>Bit</th>
<th>Name</th>
<th>Description</th>
<th>Reset</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x700</td>
<td>31:0</td>
<td>RX Flow Control Revision ID</td>
<td>Provides the flow control revision, &quot;25GEFCRx CSR&quot;.</td>
<td>0x0916_2016</td>
<td>RO</td>
</tr>
<tr>
<td>0x701</td>
<td>31:0</td>
<td>RX Flow Control Scratch Pad</td>
<td>Provides a register for debug.</td>
<td>0</td>
<td>RW</td>
</tr>
<tr>
<td>0x702</td>
<td>31:0</td>
<td>RX Flow Control IP Core Variant 0</td>
<td>First 4 characters of IP core variation identifier ASCII string, &quot;25GE&quot;.</td>
<td>0x3325_4745</td>
<td>RO</td>
</tr>
<tr>
<td>0x703</td>
<td>31:0</td>
<td>RX Flow Control IP Core Variant 1</td>
<td>Next 4 characters of IP core variation identifier ASCII string, &quot;FCRx&quot;.</td>
<td>0x4643_5278</td>
<td>RO</td>
</tr>
<tr>
<td>0x704</td>
<td>31:0</td>
<td>RX Flow Control IP Core Variant 2</td>
<td>Final 4 characters of IP core variation identifier ASCII string, &quot;0CSR&quot;. The &quot;0&quot; is unprintable.</td>
<td>0x0043_5352</td>
<td>RO</td>
</tr>
<tr>
<td>0x705</td>
<td>(FCQN-1):0</td>
<td>RX PFC Enable 1 bit per queue</td>
<td>Determines whether receiving a valid PFC frame causes the PFC duration user interface to indicate a valid pause quanta duration to the user logic. 1'b0: Disable 1'b1: Enable You cannot modify the value of this field dynamically.</td>
<td>1'b1 in each bit that corresponds to a queue</td>
<td>RW</td>
</tr>
<tr>
<td></td>
<td></td>
<td>31:FCQN</td>
<td>Reserved</td>
<td>Reserved</td>
<td>0</td>
</tr>
<tr>
<td>0x706</td>
<td>31:0</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x707</td>
<td>31:0</td>
<td>RX Flow Control Destination Address Lower</td>
<td>Specifies the 48-bit Destination Address of the flow control frame. Contains the 32 LSB of the address field. You cannot modify the value of this field dynamically.</td>
<td>0xC2000_001</td>
<td>RW</td>
</tr>
<tr>
<td>0x708</td>
<td>15:0</td>
<td>RX Flow Control Destination Address Upper</td>
<td>Specifies the 48-bit Destination Address of flow control frame. Contains the 16 MSB of the address field. You cannot modify the value of this field dynamically.</td>
<td>0x0180</td>
<td>RW</td>
</tr>
<tr>
<td></td>
<td></td>
<td>31:16</td>
<td>Reserved</td>
<td>Reserved</td>
<td>0</td>
</tr>
</tbody>
</table>

Related Information

Flow Control on page 40
Describes how the IP core uses the information in these registers to provide flow control functionality.
7.5. Statistics Registers

The 25G Ethernet Intel FPGA IP statistics registers count Ethernet traffic and errors. The 64-bit statistics registers are designed to roll over, to ensure timing closure on the FPGA. However, these registers should never roll over if the link is functioning properly. The statistics registers check the size of frames, which includes the following fields:

- Size of the destination address
- Size of the source address
- Size of the data
- Four bytes of CRC

The statistics counters module is a synthesis option. The statistics registers are counters that are implemented inside the CSR. When you turn on the Enable MAC statistics counters parameter in the 25G Ethernet Intel FPGA IP parameter editor, the counters are implemented in the CSR. When you turn off the Enable MAC statistics counters parameter in the 25G Ethernet Intel FPGA IP parameter editor, the counters are not implemented in the CSR, and read access to the counters returns undefined results.

After system power-up, the statistics counters have random values. You must clear these registers and confirm the system is stable before using their values. You can clear the registers with the `csr_rst_n` input signal, or with the configuration registers at offsets 0x845 and 0x945.

The configuration register at offset 0x845 allows you to clear all of the TX statistics counters. The configuration register at offset 0x945 allows you to clear all of the RX statistics counters. If you exclude these registers, you can monitor the statistics counter increment vectors that the IP core provides at the client side interface and maintain your own counters.

Reading the value of a statistics register does not affect its value.

To ensure that the counters you read are consistent, you should issue a shadow request to create a snapshot of all of the TX or RX statistics registers, by setting bit [2] of the configuration register at offset 0x845 or 0x945, respectively. Until you reset this bit, the counters continue to increment but the readable values remain constant. You can read bit [1] of the status register at offset 0x846 or 0x946, respectively, to confirm your shadow request has been granted or released.

7.5.1. TX Statistics Registers

Table 29. Transmit Side Statistics Registers

<table>
<thead>
<tr>
<th>Address</th>
<th>Name-Description</th>
<th>Description</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x800</td>
<td>CNTR_TX_FRAGMENT_S_LO</td>
<td>Number of transmitted frames less than 64 bytes and reporting a CRC error (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x801</td>
<td>CNTR_TX_FRAGMENT_S_HI</td>
<td>Number of transmitted frames less than 64 bytes and reporting a CRC error (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x802</td>
<td>CNTR_TX_JABBERS_LO</td>
<td>Number of transmitted oversized frames reporting a CRC error (lower 32 bits)</td>
<td>RO</td>
</tr>
</tbody>
</table>

continued...
<table>
<thead>
<tr>
<th>Address</th>
<th>Name-</th>
<th>Description</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x803</td>
<td>CNTR_TX_JABBERS_HI</td>
<td>Number of transmitted oversized frames reporting a CRC error (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x804</td>
<td>CNTR_TX_FCS_LO</td>
<td>Number of transmitted packets with FCS errors. (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x805</td>
<td>CNTR_TX_FCS_HI</td>
<td>Number of transmitted packets with FCS errors. (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x806</td>
<td>CNTR_TX_CRCERR_L</td>
<td>Number of transmitted frames with a frame of length at least 64 reporting a CRC error (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x807</td>
<td>CNTR_TX_CRCERR_HI</td>
<td>Number of transmitted frames with a frame of length at least 64 reporting a CRC error (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x808</td>
<td>CNTR_TX_MCAST_DA_TA_ERR_LO</td>
<td>Number of errored multicast frames transmitted, excluding control frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x809</td>
<td>CNTR_TX_MCAST_DA_TA_ERR_HI</td>
<td>Number of errored multicast frames transmitted, excluding control frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x80A</td>
<td>CNTR_TX_BCAST_DA_TA_ERR_LO</td>
<td>Number of errored broadcast frames transmitted, excluding control frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x80B</td>
<td>CNTR_TX_BCAST_DA_TA_ERR_HI</td>
<td>Number of errored broadcast frames transmitted, excluding control frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x80C</td>
<td>CNTR_TX_UCAST_DA_TA_ERR_LO</td>
<td>Number of errored unicast frames transmitted, excluding control frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x80D</td>
<td>CNTR_TX_UCAST_DA_TA_ERR_HI</td>
<td>Number of errored unicast frames transmitted, excluding control frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x80E</td>
<td>CNTR_TX_MCAST_CT_RL_ERR_LO</td>
<td>Number of errored multicast control frames transmitted (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x80F</td>
<td>CNTR_TX_MCAST_CT_RL_ERR_HI</td>
<td>Number of errored multicast control frames transmitted (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x810</td>
<td>CNTR_TX_BCAST_CT_RL_ERR_LO</td>
<td>Number of errored broadcast control frames transmitted (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x811</td>
<td>CNTR_TX_BCAST_CT_RL_ERR_HI</td>
<td>Number of errored broadcast control frames transmitted (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x812</td>
<td>CNTR_TX_UCAST_CT_RL_ERR_LO</td>
<td>Number of errored unicast control frames transmitted (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x813</td>
<td>CNTR_TX_UCAST_CT_RL_ERR_HI</td>
<td>Number of errored unicast control frames transmitted (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x814</td>
<td>CNTR_TX_PAUSE_ER_L</td>
<td>Number of errored pause frames transmitted (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x815</td>
<td>CNTR_TX_PAUSE_ER_H</td>
<td>Number of errored pause frames transmitted (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x816</td>
<td>CNTR_TX_64B_LO</td>
<td>Number of 64-byte transmitted frames (lower 32 bits), including the CRC field but excluding the preamble and SFD bytes</td>
<td>RO</td>
</tr>
<tr>
<td>0x817</td>
<td>CNTR_TX_64B_HI</td>
<td>Number of 64-byte transmitted frames (upper 32 bits), including the CRC field but excluding the preamble and SFD bytes</td>
<td>RO</td>
</tr>
<tr>
<td>0x818</td>
<td>CNTR_TX_65to127B_LO</td>
<td>Number of transmitted frames between 65–127 bytes (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x819</td>
<td>CNTR_TX_65to127B_HI</td>
<td>Number of transmitted frames between 65–127 bytes (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>Address</td>
<td>Name-</td>
<td>Description</td>
<td>Access</td>
</tr>
<tr>
<td>---------</td>
<td>------------------</td>
<td>------------------------------------------------------------------------------</td>
<td>--------</td>
</tr>
<tr>
<td>0x81A</td>
<td>CNTR_TX_128to255</td>
<td>Number of transmitted frames between 128–255 bytes (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x81B</td>
<td>CNTR_TX_128to255</td>
<td>Number of transmitted frames between 128–255 bytes (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x81C</td>
<td>CNTR_TX_256to511</td>
<td>Number of transmitted frames between 256–511 bytes (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x81D</td>
<td>CNTR_TX_256to511</td>
<td>Number of transmitted frames between 256–511 bytes (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x81E</td>
<td>CNTR_TX_512to102</td>
<td>Number of transmitted frames between 512–1023 bytes (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x81F</td>
<td>CNTR_TX_512to102</td>
<td>Number of transmitted frames between 512–1023 bytes (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x820</td>
<td>CNTR_TX_1024to15</td>
<td>Number of transmitted frames between 1024–1518 bytes (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x821</td>
<td>CNTR_TX_1024to15</td>
<td>Number of transmitted frames between 1024–1518 bytes (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x822</td>
<td>CNTR_TX_1519toMA</td>
<td>Number of transmitted frames of size between 1519 bytes and the number of bytes specified in the MAX_TX_SIZE_CONFIG register (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x823</td>
<td>CNTR_TX_1519toMA</td>
<td>Number of transmitted frames of size between 1519 bytes and the number of bytes specified in the MAX_TX_SIZE_CONFIG register (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x824</td>
<td>CNTR_TX_OVERSIZE</td>
<td>Number of oversized frames (frames with more bytes than the number specified in the MAX_TX_SIZE_CONFIG register) transmitted (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x825</td>
<td>CNTR_TX_OVERSIZE</td>
<td>Number of oversized frames (frames with more bytes than the number specified in the MAX_TX_SIZE_CONFIG register) transmitted (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x826</td>
<td>CNTR_TX_MCAST_DA</td>
<td>Number of valid multicast frames transmitted, excluding control frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x827</td>
<td>CNTR_TX_MCAST_DA</td>
<td>Number of valid multicast frames transmitted, excluding control frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x828</td>
<td>CNTR_TX_BCAST_DA</td>
<td>Number of valid broadcast frames transmitted, excluding control frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x829</td>
<td>CNTR_TX_BCAST_DA</td>
<td>Number of valid broadcast frames transmitted, excluding control frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x82A</td>
<td>CNTR_TX_UCAST_DA</td>
<td>Number of valid unicast frames transmitted, excluding control frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x82B</td>
<td>CNTR_TX_UCAST_DA</td>
<td>Number of valid unicast frames transmitted, excluding control frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x82C</td>
<td>CNTR_TX_MCAST_CT</td>
<td>Number of valid multicast frames transmitted, excluding data frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x82D</td>
<td>CNTR_TX_MCAST_CT</td>
<td>Number of valid multicast frames transmitted, excluding data frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x82E</td>
<td>CNTR_TX_BCAST_CT</td>
<td>Number of valid broadcast frames transmitted, excluding data frames (lower 32 bits)</td>
<td>RO</td>
</tr>
</tbody>
</table>

continued...
<table>
<thead>
<tr>
<th>Address</th>
<th>Name-</th>
<th>Description</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x82F</td>
<td>CNTR_TX_BCAST_CT RL_HI</td>
<td>Number of valid broadcast frames transmitted, excluding data frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x830</td>
<td>CNTR_TX_UCAST_CT RL_LO</td>
<td>Number of valid unicast frames transmitted, excluding data frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x831</td>
<td>CNTR_TX_UCAST_CT RL_HI</td>
<td>Number of valid unicast frames transmitted, excluding data frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x832</td>
<td>CNTR_TX_PAUSE_LO</td>
<td>Number of valid pause frames transmitted (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x833</td>
<td>CNTR_TX_PAUSE_HI</td>
<td>Number of valid pause frames transmitted (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x834</td>
<td>CNTR_TX_RUNT_LO</td>
<td>Number of transmitted runt packets (lower 32 bits). The IP core does not transmit frames of length less than nine bytes. The IP core pads frames of length nine bytes to 64 bytes to extend them to 64 bytes. Therefore, this counter does not increment in normal operating conditions.</td>
<td>RO</td>
</tr>
<tr>
<td>0x835</td>
<td>CNTR_TX_RUNT_HI</td>
<td>Number of transmitted runt packets (upper 32 bits). The IP core does not transmit frames of length less than nine bytes. The IP core pads frames of length nine bytes to 64 bytes to extend them to 64 bytes. Therefore, this counter does not increment in normal operating conditions.</td>
<td>RO</td>
</tr>
<tr>
<td>0x836–0x844</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
| 0x845     | CNTR_TX_CONFIG | Bits[2:0]: Configuration of TX statistics counters:  
• Bit[2]: Shadow request (active high): When set to the value of 1, TX statistics collection is paused. The underlying counters continue to operate, but the readable values reflect a snapshot at the time the pause flag was activated. Write a 0 to release.  
• Bit[1]: Parity-error clear. When software sets this bit, the IP core clears the parity bit CNTR_TX_STATUS[0]. This bit (CNTR_TX_CONFIG[1]) is self-clearing.  
• Bit[0]: Software can set this bit to the value of 1 to reset all of the TX statistics registers at the same time. This bit is self-clearing.  
Bits[31:3] are Reserved. | RW     |
| 0x846     | CNTR_TX_STATUS | • Bit[1]: Indicates that the TX statistics registers are paused (while CNTR_TX_CONFIG[2] is asserted).  
• Bit[0]: Indicates the presence of at least one parity error in the TX statistics counters.  
Bits[31:2] are Reserved. | RO     |
| 0x847–0x85F | Reserved |                                                                 |        |
| 0x860     | TxPayloadOctetsOK_LO | Number of transmitted payload bytes in frames with no FCS, undersized, oversized, or payload length errors. If VLAN detection is turned off for the TX MAC (bit[1] of the TX_MAC_CONTROL register at offset 0x40A has the value of 1), the IP core counts the VLAN header bytes (4 bytes for VLAN and 8 bytes for stacked VLAN) as payload bytes. This register is compliant with the requirements for aOctetsTransmittedOK in section 5.2.2.1.8 of the IEEE Standard 802.3-2008. | RO     |
| 0x861     | TxPayloadOctetsOK_HI |                                                                 | RO     |
| 0x862     | TxFrameOctetsOK_LO | Number of transmitted bytes in frames with no FCS, undersized, oversized, or payload length errors. This register is compliant with the requirements for ifOutOctets in RFC3635 (Managed Objects for Ethernet-like Interface Types) and TX etherStatsOctets in RFC2819 (Remote Network Monitoring Management Information Base (RMON)). | RO     |
| 0x863     | TxFrameOctetsOK_HI |                                                                 | RO     |
### 7.5.2. RX Statistics Registers

#### Table 30. Receive Side Statistics Registers

<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x900</td>
<td>CNTR_RX_FRAGMENTS_Lo</td>
<td>Number of received frames less than 64 bytes and reporting a CRC error (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x901</td>
<td>CNTR_RX_FRAGMENTS_Hi</td>
<td>Number of received frames less than 64 bytes and reporting a CRC error (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x902</td>
<td>CNTR_RX_JABBERS_Lo</td>
<td>Number of received oversized frames reporting a CRC error (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x903</td>
<td>CNTR_RX_JABBERS_Hi</td>
<td>Number of received oversized frames reporting a CRC error (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x904</td>
<td>CNTR_RX_FCS_LO</td>
<td>Number of received packets with FCS errors. This register maintains a count of the number of pulses on the l&lt;n&gt;_rx_fcs_error or rx_fcs_error output signal (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x905</td>
<td>CNTR_RX_FCS_HI</td>
<td>Number of received packets with FCS errors. This register maintains a count of the number of pulses on the l&lt;n&gt;_rx_fcs_error output signal (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x906</td>
<td>CNTR_RX_CRCERR_Lo</td>
<td>Number of received frames with a frame of length at least 64, with CRC error (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x907</td>
<td>CNTR_RX_CRCERR_HI</td>
<td>Number of received frames with a frame of length at least 64, with CRC error (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x908</td>
<td>CNTR_RX_MCAST_DAT_A_ERR_LO</td>
<td>Number of errored multicast frames received, excluding control frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x909</td>
<td>CNTR_RX_MCAST_DAT_A_ERR_HI</td>
<td>Number of errored multicast frames received, excluding control frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x90A</td>
<td>CNTR_RX_BCAST_DAT_A_ERR_LO</td>
<td>Number of errored broadcast frames received, excluding control frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x90B</td>
<td>CNTR_RX_BCAST_DAT_A_ERR_HI</td>
<td>Number of errored broadcast frames received, excluding control frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x90C</td>
<td>CNTR_RX_UCAST_DAT_A_ERR_LO</td>
<td>Number of errored unicast frames received, excluding control frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x90D</td>
<td>CNTR_RX_UCAST_DAT_A_ERR_HI</td>
<td>Number of errored unicast frames received, excluding control frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x90E</td>
<td>CNTR_RX_MCAST_CTR_L_ERR_LO</td>
<td>Number of errored multicast control frames received (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x90F</td>
<td>CNTR_RX_MCAST_CTR_L_ERR_HI</td>
<td>Number of errored multicast control frames received (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x910</td>
<td>CNTR_RX_BCAST_CTR_L_ERR_LO</td>
<td>Number of errored broadcast control frames received (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x911</td>
<td>CNTR_RX_BCAST_CTR_L_ERR_HI</td>
<td>Number of errored broadcast control frames received (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x912</td>
<td>CNTR_RX_UCAST_CTR_L_ERR_LO</td>
<td>Number of errored unicast control frames received (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x913</td>
<td>CNTR_RX_UCAST_CTR_L_ERR_HI</td>
<td>Number of errored unicast control frames received (upper 32 bits)</td>
<td>RO</td>
</tr>
</tbody>
</table>

*continued...*
<table>
<thead>
<tr>
<th>Address</th>
<th>Name</th>
<th>Description</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x914</td>
<td>CNTR_RX_PAUSE_ERR_LO</td>
<td>Number of errored pause frames received (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x915</td>
<td>CNTR_RX_PAUSE_ERR_HI</td>
<td>Number of errored pause frames received (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x916</td>
<td>CNTR_RX_64B_LO</td>
<td>Number of 64-byte received frames (lower 32 bits), including the CRC field but excluding the preamble and SFD bytes</td>
<td>RO</td>
</tr>
<tr>
<td>0x917</td>
<td>CNTR_RX_64B_HI</td>
<td>Number of 64-byte received frames (upper 32 bits), including the CRC field but excluding the preamble and SFD bytes</td>
<td>RO</td>
</tr>
<tr>
<td>0x918</td>
<td>CNTR_RX_65to127B_LO</td>
<td>Number of received frames between 65–127 bytes (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x919</td>
<td>CNTR_RX_65to127B_HI</td>
<td>Number of received frames between 65–127 bytes (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x91A</td>
<td>CNTR_RX_128to255B_LO</td>
<td>Number of received frames between 128 –255 bytes (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x91B</td>
<td>CNTR_RX_128to255B_HI</td>
<td>Number of received frames between 128 –255 bytes (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x91C</td>
<td>CNTR_RX_256to511B_LO</td>
<td>Number of received frames between 256 –511 bytes (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x91D</td>
<td>CNTR_RX_256to511B_HI</td>
<td>Number of received frames between 256 –511 bytes (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x91E</td>
<td>CNTR_RX_512to1023B_LO</td>
<td>Number of received frames between 512–1023 bytes (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x91F</td>
<td>CNTR_RX_512to1023B_HI</td>
<td>Number of received frames between 512 –1023 bytes (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x920</td>
<td>CNTR_RX_1024to151B_LO</td>
<td>Number of received frames between 1024–1518 bytes (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x921</td>
<td>CNTR_RX_1024to151B_HI</td>
<td>Number of received frames between 1024–1518 bytes (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x922</td>
<td>CNTR_RX_1519toMAXB_LO</td>
<td>Number of received frames between 1519 bytes and the maximum size defined in the MAX_RX_SIZE_CONFIG register (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x923</td>
<td>CNTR_RX_1519toMAXB_HI</td>
<td>Number of received frames between 1519 bytes and the maximum size defined in the RXMAC_SIZE_CONFIG register (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x924</td>
<td>CNTR_RX_OVERSIZE_LO</td>
<td>Number of oversized frames (frames with more bytes than the number specified in the RXMAC_SIZE_CONFIG register) received (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x925</td>
<td>CNTR_RX_OVERSIZE_HI</td>
<td>Number of oversized frames (frames with more bytes than the number specified in the RXMAC_SIZE_CONFIG register) received (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x926</td>
<td>CNTR_RX_MCAST_DAT_A_OK_LO</td>
<td>Number of valid multicast frames received, excluding control frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x927</td>
<td>CNTR_RX_MCAST_DAT_A_OK_HI</td>
<td>Number of valid multicast frames received, excluding control frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x928</td>
<td>CNTR_RX_BCAST_DAT_A_OK_LO</td>
<td>Number of valid broadcast frames received, excluding control frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>Address</td>
<td>Name</td>
<td>Description</td>
<td>Access</td>
</tr>
<tr>
<td>---------</td>
<td>------</td>
<td>-------------</td>
<td>--------</td>
</tr>
<tr>
<td>0x929</td>
<td>CNTR_RX_BCAST_DAT A_OK_HI</td>
<td>Number of valid broadcast frames received, excluding control frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x92A</td>
<td>CNTR_RX_UCAST_DAT A_OK_LO</td>
<td>Number of valid unicast frames received, excluding control frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x92B</td>
<td>CNTR_RX_UCAST_DAT A_OK_HI</td>
<td>Number of valid unicast frames received, excluding control frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x92C</td>
<td>CNTR_RX_MCAST_CTR L_LO</td>
<td>Number of valid multicast frames received, excluding data frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x92D</td>
<td>CNTR_RX_MCAST_CTR L_HI</td>
<td>Number of valid multicast frames received, excluding data frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x92E</td>
<td>CNTR_RX_BCAST_CTR L_LO</td>
<td>Number of valid broadcast frames received, excluding data frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x92F</td>
<td>CNTR_RX_BCAST_CTR L_HI</td>
<td>Number of valid broadcast frames received, excluding data frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x930</td>
<td>CNTR_RX_UCAST_CTR L_LO</td>
<td>Number of valid unicast frames received, excluding data frames (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x931</td>
<td>CNTR_RX_UCAST_CTR L_HI</td>
<td>Number of valid unicast frames received, excluding data frames (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x932</td>
<td>CNTR_RX_PAUSE_LO</td>
<td>Number of received pause frames, with or without error (lower 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x933</td>
<td>CNTR_RX_PAUSE_HI</td>
<td>Number of received pause frames, with or without error (upper 32 bits)</td>
<td>RO</td>
</tr>
<tr>
<td>0x934</td>
<td>CNTR_RX_RUNT_LO</td>
<td>Number of received runt packets (lower 32 bits) A run is a packet of size less than 64 bytes but greater than eight bytes. If a packet is eight bytes or smaller, it is considered a decoding error and not a runt frame, and the IP core does not flag it nor count it as a runt.</td>
<td>RO</td>
</tr>
<tr>
<td>0x935</td>
<td>CNTR_RX_RUNT_HI</td>
<td>Number of received runt packets (upper 32 bits) A run is a packet of size less than 64 bytes but greater than eight bytes. If a packet is eight bytes or smaller, it is considered a decoding error and not a runt frame, and the IP core does not flag it nor count it as a runt.</td>
<td>RO</td>
</tr>
<tr>
<td>0x936–0x944</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
| 0x945   | CNTR_RX_CONFIG | Bits[2:0]: Configuration of RX statistics counters:  
• Bit[2]: Shadow request (active high): When set to the value of 1, RX statistics collection is paused. The underlying counters continue to operate, but the readable values reflect a snapshot at the time the pause flag was activated. Write a 0 to release.  
• Bit[1]: Parity-error clear. When software sets this bit, the IP core clears the parity bit CNTR_RX_STATUS[0]. This bit [CNTR_RX_CONFIG[1]] is self-clearing.  
• Bit[0]: Software can set this bit to the value of 1 to reset all of the RX statistics registers at the same time. This bit is self-clearing.  
Bits[31:3] are Reserved. | RW |
| 0x946   | CNTR_RX_STATUS |  
• Bit[1]: Indicates that the RX statistics registers are paused (while CNTR_RX_CONFIG[2] is asserted).  
• Bit[0]: Indicates the presence of at least one parity error in the RX statistics counters.  
Bits [31:2] are Reserved. | RO |

continued...
### 7.6. 1588 PTP Registers

The 1588 PTP registers together with the 1588 PTP signals process and provide Precision Time Protocol (PTP) timestamp information as defined in the *IEEE 1588-2008 Precision Clock Synchronization Protocol for Networked Measurement and Control Systems Standard*. The 1588 PTP module provides you the support to implement the 1588 Precision Time Protocol in your design.

#### Table 31. TX 1588 PTP Registers

<table>
<thead>
<tr>
<th>Addr</th>
<th>Name</th>
<th>Bit</th>
<th>Description</th>
<th>HW Reset Value</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xA00</td>
<td>TXPTP_REVID</td>
<td>[31:0]</td>
<td>IP core revision ID.</td>
<td>0x0504_2018</td>
<td>RO</td>
</tr>
<tr>
<td>0xA01</td>
<td>TXPTP_SCRATCH</td>
<td>[31:0]</td>
<td>Scratch register available for testing.</td>
<td>32'b0</td>
<td>RW</td>
</tr>
<tr>
<td>0xA02</td>
<td>TXPTP_NAME_0</td>
<td>[31:0]</td>
<td>First 4 characters of IP core variation identifier string &quot;25GETXPTPCSR&quot;</td>
<td>0x3235_4745</td>
<td>RO</td>
</tr>
<tr>
<td>0xA03</td>
<td>TXPTP_NAME_1</td>
<td>[31:0]</td>
<td>Next 4 characters of IP core variation identifier string &quot;25GETXPTPCSR&quot;</td>
<td>0x5458_5054</td>
<td>RO</td>
</tr>
<tr>
<td>0xA04</td>
<td>TXPTP_NAME_2</td>
<td>[31:0]</td>
<td>Final 4 characters of IP core variation identifier string &quot;25GETXPTPCSR&quot;</td>
<td>0x5043_5352</td>
<td>RO</td>
</tr>
<tr>
<td>0xA05</td>
<td>TX_PTP_CLK_PERIOD</td>
<td>[19:0]</td>
<td>clk_txmac clock period. Bits[19:16]: nanoseconds (ns) Bits[15:0]: fraction of nanosecond</td>
<td>0x28F5C</td>
<td>RW</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>The value of TX_PTP_CLK_PERIOD is speed dependent and needs to be reconfigured during speed switching.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• 25G speed: 2.56 ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• 10G speed: 6.4 ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xA06–0xA0A</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
<td>96'b0</td>
<td>RO</td>
</tr>
<tr>
<td>0xA0B</td>
<td>TX_PTPASYM_DELAY</td>
<td>[18:0]</td>
<td>Asymmetry adjustment as required for delay measurement. The IP core adds this value to the final delay.</td>
<td>19'b0</td>
<td>RW</td>
</tr>
</tbody>
</table>

*continued...*
Table 32. RX 1588 PTP Registers

<table>
<thead>
<tr>
<th>Addr</th>
<th>Name</th>
<th>Bit</th>
<th>Description</th>
<th>HW Reset Value</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xB00</td>
<td>RXPTP_REVID</td>
<td>[31:0]</td>
<td>IP core revision ID.</td>
<td>0x0504_2018</td>
<td>RO</td>
</tr>
<tr>
<td>0xB01</td>
<td>RXPTP_SCRATCH</td>
<td>[31:0]</td>
<td>Scratch register available for testing.</td>
<td>32'b0</td>
<td>RW</td>
</tr>
<tr>
<td>0xB02</td>
<td>RXPTP_NAME_0</td>
<td>[31:0]</td>
<td>First 4 characters of IP core variation identifier string &quot;25GERXPTPCS&quot;</td>
<td>0x3235_4745</td>
<td>RO</td>
</tr>
<tr>
<td>0xB03</td>
<td>RXPTP_NAME_1</td>
<td>[31:0]</td>
<td>Next 4 characters of IP core variation identifier string &quot;25GERXPTPCS&quot;</td>
<td>0x5258_5054</td>
<td>RO</td>
</tr>
<tr>
<td>0xB04</td>
<td>RXPTP_NAME_2</td>
<td>[31:0]</td>
<td>Final 4 characters of IP core variation identifier string &quot;25GERXPTPCS&quot;</td>
<td>0x5043_5352</td>
<td>RO</td>
</tr>
<tr>
<td>0xB05</td>
<td>RX_PTCLK_PERIOD</td>
<td>[19:0]</td>
<td>clk_rxmac clock period.</td>
<td>0x28F5C</td>
<td>RW</td>
</tr>
</tbody>
</table>

Note: 1 UI is approximately 38.8 ps.

- Analog delay:
  - ES silicon: 3.2 ns
  - Production silicon: 4.44 ns
- Total delay:
  - ES silicon: 10.456 ns
  - Production silicon: 11.7 ns

Digital delay: 187 UI

Note: 1 UI is approximately 97 ps.
- Analog delay:
  - ES silicon: 2.196 ns
  - Production silicon: 5.3 ns
- Total delay:
  - ES silicon: 20.335 ns
  - Production silicon: 23.439 ns

In Intel Stratix 10 devices, the TX_PTP_PMA_LATENCY value is speed dependant and needs to be reconfigured during speed switching. The following are the TX PMA latency values for 25G and 10G speed rates:

25G speed:
- Digital delay: 187 UI
- Analog delay:
  - ES silicon: 3.2 ns
  - Production silicon: 4.44 ns
- Total delay:
  - ES silicon: 10.456 ns
  - Production silicon: 11.7 ns

10G speed:
- Digital delay: 187 UI
- Analog delay:
  - ES silicon: 2.196 ns
  - Production silicon: 5.3 ns
- Total delay:
  - ES silicon: 20.335 ns
  - Production silicon: 23.439 ns

Note: 1 UI is approximately 38.8 ps.
Bits [15:0]: Fraction of a nanosecond
The value of RX_PTP_CLK_PERIOD is speed dependent and needs to be reconfigured during speed switching.
- 25G speed: 2.56 ns
- 10G speed: 6.4 ns

0xB06 RX_PTP_PMA_LATENCY [31:0] Latency through the RX PMA. This is the delay from the rx_serial pin to the RX PCS input.
- Bits[31:16]: Full nanoseconds
- Bits[15:0]: Fraction of a nanosecond
In Intel Stratix 10 devices, the RX_PTP_PMA_LATENCY value is speed dependant and needs to be reconfigured during speed switching. The following are the RX PMA latency values for 25G and 10G speed rates:
25G speed:
- Digital delay: 104.5 UI
  Note: 1 UI is approximately 38.8 ps.
- Analog delay:
  - ES silicon: 0.139 ns
  - Production silicon: 1.38 ns
- Total delay:
  - ES silicon: 4.194 ns
  - Production silicon: 5.435 ns
10G speed:
- Digital delay: 104.5 UI
  Note: 1 UI is approximately 97 ps.
- Analog delay:
  - ES silicon: -1.194 ns
  - Production silicon: 1.91 ns
- Total delay:
  - ES silicon: 8.943 ns
  - Production silicon: 12.047 ns

Related Information
- 1588 PTP Interface Signals on page 64
- 1588 Precision Time Protocol Interfaces on page 43
- PTP Transmit Functionality on page 47

7.7. TX Reed-Solomon FEC Registers

Table 33. TX Reed-Solomon FEC Registers

<table>
<thead>
<tr>
<th>Addr</th>
<th>Name</th>
<th>Description</th>
<th>Reset</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xC00</td>
<td>REVID</td>
<td>Reed-Solomon FEC TX module revision ID.</td>
<td>0x0504_2018</td>
<td>RO</td>
</tr>
<tr>
<td>0xC01</td>
<td>TX_RSFECC_NAME_0</td>
<td>First 4 characters of IP core variation identifier string, &quot;25geRSFECoTX&quot;.</td>
<td>0x3235_6765</td>
<td>RO</td>
</tr>
<tr>
<td>0xC02</td>
<td>TX_RSFECC_NAME_1</td>
<td>Middle 4 characters of IP core variation identifier string, &quot;25geRSFECoTX&quot;.</td>
<td>0x5253_4645</td>
<td>RO</td>
</tr>
</tbody>
</table>

continued...
### 7.8. RX Reed-Solomon FEC Registers

#### Table 34. RX Reed-Solomon FEC Registers

<table>
<thead>
<tr>
<th>Addr</th>
<th>Name</th>
<th>Description</th>
<th>Reset</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xD00</td>
<td>REVID</td>
<td>RS-FEC TX module revision ID</td>
<td>0x0504_2018</td>
<td>RO</td>
</tr>
<tr>
<td>0xD01</td>
<td>RX_RSFEC_NAME0</td>
<td>First 4 characters of IP core variation identifier string, &quot;25geRSFECoRX&quot;.</td>
<td>0x3235_6765</td>
<td>RO</td>
</tr>
<tr>
<td>0xD02</td>
<td>RX_RSFEC_NAME1</td>
<td>Middle 4 characters of IP core variation identifier string, &quot;25geRSFECoRX&quot;.</td>
<td>0x5253_4645</td>
<td>RO</td>
</tr>
<tr>
<td>0xD03</td>
<td>RX_RSFEC_NAME2</td>
<td>Final 4 characters of IP core variation identifier string, &quot;25geRSFECoRX&quot;.</td>
<td>0x436F_5258</td>
<td>RO</td>
</tr>
</tbody>
</table>
| 0xD04 | BYPASS_RESTART        | Configuration register to bypass error correction and to restart alignment marker synchronization. Writing 1'b1 enables the feature. Writing 1'b0 disables it. The following encodings are defined:  
  • Bit[0]: Bypass error correction. The RS-FEC core remains enabled but does not correct errors.  
  • Bit[4]: Restarts FEC alignment marker synchronization. Bit clears after alignment marker synchronization is restarted.  
  • All other bits: Reserved. | 0x0000 0000 | RW     |
### 7. Control, Status, and Statistics Register Descriptions

#### UG-20109 | 2019.04.05

<table>
<thead>
<tr>
<th>Addr</th>
<th>Name</th>
<th>Description</th>
<th>Reset</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xD05</td>
<td>FEC_ALIGN_STATUS</td>
<td>Alignment marker lock status. The following encodings are defined:</td>
<td>0x0000 0000</td>
<td>RO</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Bit[0]: Indicates alignment marker lock status. When 1'b1, indicates</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>alignment has been achieved.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• All other bits: reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xD06</td>
<td>CORRECTED_CW</td>
<td>32-bit counter that contains the number of corrected FEC codewords</td>
<td>0x0000 0000</td>
<td>RO</td>
</tr>
<tr>
<td></td>
<td></td>
<td>processed. The value resets to zero upon read and holds at max count.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xD07</td>
<td>UNCORRECTED_CW</td>
<td>32-bit counter that contains the number of uncorrected FEC codewords</td>
<td>0x0000 0000</td>
<td>RO</td>
</tr>
<tr>
<td></td>
<td></td>
<td>processed. The value resets to zero upon read and holds at max count.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
8. Debugging the Link

Begin debugging your link at the most basic level, with word lock. Then, consider higher level issues.

The following steps should help you identify and resolve common problems that occur when bringing up a 25G Ethernet Intel FPGA IP core link:

1. Establish word lock—The RX lanes should be able to achieve word lock even in the presence of extreme bit error rates. If the IP core is unable to achieve word lock, check the transceiver clocking and data rate configuration. Check for cabling errors such as the reversal of the TX and RX lanes. Check the clock frequency monitors (KHZ_TX, KHZ_RX PHY registers) in the Control and Status registers.

   To check for word lock: Clear the FRM_ERR register by writing the value of 1 followed by another write of 0 to the SCLR_FRM_ERR register at offset 0x324. Then read the FRM_ERR register at offset 0x323. If the value is zero, the core has word lock. If non-zero the status is indeterminate.

2. When having problems with word lock, check the EIO_FREQ_LOCK register at address 0x321. The values in this register define the status of the recovered clock. In normal operation, all the bits should be asserted. A non asserted (value-0) or toggling logic value on the bit that corresponds to any lane, indicates a clock recovery problem. Clock recovery difficulties are typically caused by the following problems:
   - Bit errors
   - Failure to establish the link
   - Incorrect clock inputs to the IP core

3. Check the PMA FIFO levels by selecting appropriate bits in the EIO_FLAG_SEL register and reading the values in the EIO_FLAGS register. During normal operation, the TX and RX FIFOs should be nominally filled. Observing a TX FIFO is either empty or full typically indicates a problem with clock frequencies. The RX FIFO should never be full, although an empty RX FIFO can be tolerated.

4. Establish lane integrity—When operating properly, the lanes should not experience bit errors at a rate greater than roughly one per hour per day. Bit errors within data packets are identified as FCS errors. Bit errors in control information, including IDLE frames, generally cause errors in XL/CGMII decoding.

5. Verify packet traffic—The Ethernet protocol includes automatic lane reordering so the higher levels should follow the PCS. If the PCS is locked, but higher level traffic is corrupted, there may be a problem with the remote transmitter virtual lane tags.

6. Tuning—You can adjust transceiver analog parameters to improve the bit error rate.
In addition, your IP core can experience loss of signal on the Ethernet link after it is established. In this case, the TX functionality is unaffected, but the RX functionality is disrupted. The following symptoms indicate a loss of signal on the Ethernet link:

- The IP core deasserts the `rx_pcs_ready` signal, indicating the IP core has lost alignment marker lock.
- The IP core deasserts the RX PCS fully aligned status bit (bit [0]) of the `RX_PCS_FULLY_ALIGNED_S` register at offset 0x326. This change is linked to the change in value of the `rx_pcs_ready` signal.
- If `Enable link fault generation` is turned on, the IP core sets `local_fault_status` to the value of 1.
- The IP core asserts the Local Fault Status bit (bit [0]) of the `Link_Fault` register at offset 0x308. This change is linked to the change in value of the `local_fault_status` signal.
- The IP core triggers the RX digital reset process by asserting `soft_rxp_rst`.

**Related Information**

Intel Stratix 10 L- and H-Tile Transceiver PHY User Guide  
For information about the analog parameters for Intel Stratix 10 devices.

### 8.1. Error Insertion Test and Debugging

Error insertion allows you to test 25G Ethernet Intel FPGA IP core test error handling.

To use this feature, the Avalon-ST TX client asserts `l1_tx_error` in the same cycle as `l1_tx_endofpacket`. The error appears as a 66-bit error block that consists of eight `/E/` characters (EBLOCK_T) in the Ethernet frame. The 25G Ethernet Intel FPGA IP core overwrites Ethernet frame data with an EBLOCK_T error block when it transmits the Ethernet frame that corresponds to the packet EOP. The RX interface detects the frame corruption resulting in a CRC error output.
9. 25G Ethernet Intel Stratix 10 FPGA IP User Guide

Archives

If an IP core version is not listed, the user guide for the previous IP core version applies.

<table>
<thead>
<tr>
<th>IP Core Version</th>
<th>User Guide</th>
</tr>
</thead>
<tbody>
<tr>
<td>18.1</td>
<td>25G Ethernet Intel Stratix 10 FPGA IP User Guide</td>
</tr>
<tr>
<td>18.0</td>
<td>25G Ethernet Intel Stratix 10 FPGA IP User Guide</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Document Version</th>
<th>Intel Quartus Prime Version</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 2019.04.05       | 19.1                       | • Added a new IP core parameter—**Enable auto adaptation triggering for RX PMA CTLE/DFE mode**.  
                      • Added a new Topic: **Disabling Background Calibration**.  
                      • Updated the 25G Ethernet Intel FPGA IP Core Supported Features to state support for adaptive mode for RX PMA Adaptation.  
                      • Renamed Altera Debug Master Endpoint (ADME) to Native PHY Debug Master Endpoint (NPDME).  
                      • Updated the Adding the Transceiver PLL topic.  
                      • Updated the Placement Settings for the 25G Ethernet Intel FPGA IP Core topic.  
                      • Updated the Flow Control topic.  
                      • Updated the XON/XOFF Pause Frames topic.  
                      • Updated the Transceivers topic.  
                      • Updated the second note in the Control, Status, and Statistics Register Descriptions topic.  
                      • Updated the following Tables:  
                        — Updated Table: **Supported Device Speed Grades** to update the second footnote for Intel Stratix 10 L- and H-tile device family.  
                        — Updated Table: **IP Core FPGA Resource Utilization for 25G Ethernet Intel FPGA IP Core with MAC+PCS+PMA Core Variant for Intel Stratix 10 Devices**.  
                        — Updated Table: **IP Core FPGA Resource Utilization for 25G Ethernet Intel FPGA IP Core with MAC+PCS Core Variant for Intel Stratix 10 Devices**.  
                        — Updated Table: **Transceiver Signals** to update the direction values for tx_serial_clk0 and tx_serial_clk1.  
                      • Made minor topic restructuring to the Core Functional Description section.  
                      • Made editorial updates throughout the document. |
| 2019.01.02       | 18.1                       | • Removed the reference to Intel Stratix 10 E-tile devices because 25G Ethernet Intel FPGA IP core supports Intel Stratix 10 H-tile and L-tile devices only.  
                      • Updated Table: **Supported Device Speed Grades** to add a footnote to clarify that Intel Stratix 10 devices with both E- and H-tile transceivers are supported if the IP core is only utilizing the H-tile transceiver.  
                      • Added a note to Control, Status, and Statistics Register Descriptions topic. |
| 2018.10.05       | 18.1                       | Updated Table: **PHY Registers** to correct the bit[1] description for RX_PCS_FULLY_ALIGNED_S. |

*Other names and brands may be claimed as the property of others.*
<table>
<thead>
<tr>
<th>Document Version</th>
<th>Intel Quartus Prime Version</th>
<th>Changes</th>
</tr>
</thead>
</table>
| 2018.10.03       | 18.1                        | • Added a new feature—Elective PMA.  
• Added a new signal for 1588 Precision Time Protocol Interface—latency_sclk.  
• Updated the About the 25G Ethernet Intel FPGA IP Core topic:  
  — Updated notes in the topic.  
  — Updated Figure title 25G Ethernet Intel FPGA IP MAC IP Clock Diagram to 25G Ethernet MAC, PCS, and PMA IP Clock Diagram.  
  — Updated Figure title 10G/25G Ethernet MAC IP Clock Diagram to 10G/25G Ethernet MAC, PCS, and PMA IP Clock Diagram.  
  — Added new Figures:  
    • 25G Ethernet MAC and PCS IP Clock Diagram.  
    • 10G/25G Ethernet MAC and PCS IP Clock Diagram.  
  — Updated Table: IP Core Parameters to include **Core Variants** parameter.  
  — Added new topic: PHY Interface Signals.  
  — Updated Figure: 25G Ethernet Intel FPGA IP Signals and Interfaces to include PHY interface signals.  
• Updated the Performance and Resource Utilization topic:  
  — Added new Tables:  
    • IP Core Variation Encoding for Resource Utilization for MAC+PCS Core Variant.  
    • IP Core FPGA Resource Utilization for 25G Ethernet Intel FPGA IP Core with MAC+PCS Core Variant for Intel Stratix 10 Devices.  
  — Updated Table title IP Core Variation Encoding for Resource Utilization to IP Core Variation Encoding for Resource Utilization for MAC+PCS+PMA Core Variant.  
  — Updated Table title IP Core FPGA Resource Utilization for 25G Ethernet Intel FPGA IP Core for Intel Stratix 10 Devices to IP Core FPGA Resource Utilization for 25G Ethernet Intel FPGA IP Core with MAC+PCS+PMA Core Variant for Intel Stratix 10 Devices.  
  — Updated Table: IP Core Parameters to update the description for **Enable flow control**.  
• Updated the descriptions of the following topics:  
  — Flow Control  
  — XON/XOFF Pause Frames  
• Updated the Installing and Licensing Intel FPGA IP Cores topic to remove Intel Quartus Prime Standard Edition software references.  

*continued...*
<table>
<thead>
<tr>
<th>Document Version</th>
<th>Intel Quartus Prime Version</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>• Updated the following Tables:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Updated Table: <strong>Supported Device Speed Grades</strong>:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated Table title from <strong>Slowest Supported Device Speed Grades</strong> to <strong>Supported Device Speed Grades</strong>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated the Intel Stratix 10 device family to include L-tile, H-tile, and E-tile support.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added a footnote for Intel Stratix 10 device family to state that only Intel Stratix 10 devices ending with &quot;VG&quot;, &quot;VG3&quot;, and &quot;LG&quot; suffixes in the part number are supported.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Updated Table: <strong>25G Ethernet Intel FPGA IP Core Current Release Information</strong>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Updated Table: <strong>IP Core Generated Files</strong> to remove <code>&lt;your_ip&gt;.debuginfo</code> filename.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Updated Table: <strong>PHY Registers</strong>:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added bit[1] description for <code>RX_PCS_FULLY_ALIGNED_S</code>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated the descriptions for <code>KHZ_RX</code> and <code>KHZ_TX</code>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated the following Figures:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Updated Figure: <strong>IP Core Generated Files</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Updated Figure: <strong>25G Ethernet Intel FPGA IP Core with MAC, PCS, and PMA Clock Diagram</strong></td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Updated Figure: <strong>High Level Block Diagram of the TX PCS with Optional RS-FEC Datapath</strong>:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated figure to include RS-FEC block.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated figure title from <strong>High Level Block Diagram of the Soft TX PCS to High Level Block Diagram of the TX PCS with Optional RS-FEC Datapath</strong>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>— Updated Figure: <strong>High Level Block Diagram of the RX PCS with Optional RS-FEC Datapath</strong>:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated figure to include RS-FEC block.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated figure title from <strong>High Level Block Diagram of the Soft RX PCS to High Level Block Diagram of the RX PCS with Optional RS-FEC Datapath</strong>.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Made editorial updates throughout the document.</td>
</tr>
<tr>
<td>2018.07.17</td>
<td>18.0</td>
<td>• Updated Table: <strong>TX 1588 PTP Registers</strong> to correct the HW reset value of the <code>TX_PTP_CLK_Period</code> register to 0x28F5C.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated Table: <strong>RX 1588 PTP Registers</strong> to update the description and correct the HW reset value of the <code>RX_PTP_CLK_Period</code> register to 0x28F5C.</td>
</tr>
<tr>
<td>2018.06.06</td>
<td>18.0</td>
<td>Initial release.</td>
</tr>
</tbody>
</table>