

## H-tile Hard IP for Ethernet Intel<sup>®</sup> Stratix<sup>®</sup> 10 FPGA IP Design Example User Guide

Updated for Intel<sup>®</sup> Quartus<sup>®</sup> Prime Design Suite: 20.3

IP Version: 19.3.0





## **Contents**

| 1. Quick Start Guide                                                                                                   |  |  |
|------------------------------------------------------------------------------------------------------------------------|--|--|
| 1.1. Directory Structure                                                                                               |  |  |
| 2. Design Example Description15                                                                                        |  |  |
| <ul> <li>2.1. H-Tile Hard IP for Ethernet Intel FPGA MAC + PCS Simulation Design Example</li></ul>                     |  |  |
| 3. Ethernet Toolkit Overview 27                                                                                        |  |  |
| 3.1. Features                                                                                                          |  |  |
| 4. H-tile Hard IP for Ethernet Intel Stratix 10 FPGA IP Design Example User Guide<br>Document Archives                 |  |  |
| 5. Document Revision History for the H-tile Hard IP for Ethernet Intel Stratix 10<br>FPGA IP Design Example User Guide |  |  |





## 1. Quick Start Guide

The H-Tile Hard IP for Ethernet Intel<sup>®</sup> FPGA IP core provides a simulation testbench and a hardware design example that supports compilation and hardware testing. When you generate the design example, the parameter editor automatically creates the files necessary to simulate, compile, and test the design in hardware.

In addition, you can download the compiled hardware design to the Intel Stratix<sup>®</sup> 10 MX FPGA Development Kit. Intel provides a compilation-only example project that you can use to quickly estimate IP core area and timing.

You can generate the design example H-Tile Hard IP for Ethernet Intel FPGA IP core variation:

- 100 Gbps MAC+PCS (supports simulation testbench, compilation-only example project, and hardware design example)
- 100 Gbps PCS only (supports simulation testbench and compilation-only example project, and hardware design example)
- 100 Gbps OTN (supports simulation testbench and compilation-only example project)
- 100 Gbps FlexE (supports simulation testbench and compilation-only example project)
- *Note:* The H-Tile Hard IP for Ethernet Intel FPGA IP provides preliminary support for the OTN feature. For further inquiries, contact your nearest Intel sales representative or file an Intel Premier Support (IPS) case on https://www.intel.com/content/www/us/en/programmable/my-intel/mal-home.html.

#### Figure 1. Development Steps for the Design Example

Future releases of the IP core also provide a hardware design example you can compile and test in hardware. The compilation-only example project cannot be configured in hardware.



#### **Related Information**

H-Tile Hard IP for Ethernet Intel FPGA IP User Guide For detailed information on H-tile Hard IP.

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. \*Other names and brands may be claimed as the property of others.





H-Tile Hard IP for Ethernet Intel Stratix 10 Release Notes The IP Release Notes list IP changes in a particular release.

## **1.1. Directory Structure**

#### Figure 2. H-Tile Hard IP for Ethernet Intel FPGA Design Example Directory Structure



The hardware configuration and test files (the hardware design example) are located in <design\_example\_dir>/hardware\_test\_design. The simulation files (testbench for simulation only) are located in <design\_example\_dir>/ example\_testbench. The compilation-only design example is located in <design\_example\_dir>/compilation\_test\_design.

#### Table 1. H-Tile Hard IP for Ethernet Intel FPGA IP Core Testbench File Descriptions

| File Names                         | Description                                                                                                             |  |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|
| Key Testbench and Simulation Files |                                                                                                                         |  |
| basic_avl_tb_top.sv                | Top-level testbench file. The testbench instantiates the DUT and runs Verilog HDL tasks to generate and accept packets. |  |
| Testbench Scripts                  |                                                                                                                         |  |
| run_vsim.do                        | The Mentor Graphics ModelSim* script to run the testbench.                                                              |  |
| run_vcs.sh                         | The Synopsys VCS* script to run the testbench.                                                                          |  |
| run_vcsmx.sh                       | The Synopsys VCS MX* script (combined Verilog HDL and System Verilog with VHDL) to run the testbench.                   |  |
| run_ncsim.sh                       | The Cadence NCSim* script to run the testbench.                                                                         |  |
| run_xcelium.sh                     | The Xcelium* script to run the testbench.                                                                               |  |





## Table 2.H-Tile Hard IP for Ethernet Intel FPGA IP Core Hardware Design Example File<br/>Descriptions

| File Names      | Description                                                                                                                        |  |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------|--|
| alt_ehip2.qpf   | Intel Quartus <sup>®</sup> Prime project file                                                                                      |  |
| alt_ehip2.qsf   | Intel Quartus Prime project settings file                                                                                          |  |
| alt_ehip2.sdc   | Synopsys Design Constraints files. You can copy and modify these files for your own H-Tile Hard IP for Ethernet Intel FPGA design. |  |
| alt_ehip2.v     | Top-level Verilog HDL design example file                                                                                          |  |
| common/         | Hardware design example support files                                                                                              |  |
| hwtest/main.tcl | Main file for accessing System Console                                                                                             |  |

## **1.2. Generating the Design**

#### Figure 3. Procedure



## Figure 4.Example Design Tab in the H-Tile Hard IP for Ethernet Intel FPGA IP<br/>Parameter Editor

| H-tile Hard IP for Ethernet Intel FPGA IP |                                      | Details                               |  |
|-------------------------------------------|--------------------------------------|---------------------------------------|--|
| lt_ehipc2                                 |                                      | Generate Example Design               |  |
| IP Example Design                         |                                      |                                       |  |
| * Available Example Design                | 15                                   |                                       |  |
| Select Design:                            | Single instance of IP core           |                                       |  |
| * Example Design Files                    |                                      |                                       |  |
| Simulation                                |                                      | · · · · · · · · · · · · · · · · · · · |  |
| Synthesis                                 |                                      |                                       |  |
| * Generated HDL Format                    |                                      |                                       |  |
| Generate File Format:                     | Verilog                              |                                       |  |
| * Target Development Kit                  |                                      |                                       |  |
| Select Board:                             | Stratix 10 MX FPGA Development Kit 💌 |                                       |  |
| * Target Device                           |                                      |                                       |  |
|                                           |                                      |                                       |  |
| Select Device for Hardware D              | 134216402133224331                   |                                       |  |

Follow these steps to generate the H-Tile Hard IP for Ethernet Intel FPGA IP hardware design example and testbench:

1. If you do not already have an Intel Quartus Prime Pro Edition project in which to integrate your H-Tile Hard IP for Ethernet Intel FPGA IP core, you must create one.





- a. In the Intel Quartus Prime Pro Edition, click File ➤ New Project Wizard to create a new Quartus Prime project, or File ➤ Open Project to open an existing Intel Quartus Prime project. The wizard prompts you to specify a device.
- b. Specify the device family **Intel Stratix 10** and select a device that meets all of these requirements:
  - Transceiver tile is H-tile
  - Transceiver speed grade is -1 or -2
  - Core speed grade is -1 or -2
- c. Click **Finish**.
- 2. In the IP Catalog, locate and select **H-tile Hard IP for Ethernet Intel FPGA IP**. The **New IP Variation** window appears.
- 3. Specify a top-level name <*your\_ip*> for your custom IP variation. The parameter editor saves the IP variation settings in a file named <*your\_ip*>.ip.
- 4. Click **OK**. The parameter editor appears.
- 5. On the **IP** tab, specify the parameters for your IP core variation.
  - *Important:* The design example testbench supports only the default IP parameter settings listed below. Any changes to these settings may cause simulation failure in the testbench.

| IP Parameter Settings                           | Default Value    |
|-------------------------------------------------|------------------|
| Ready latency                                   | 0                |
| TX maximum frame size                           | 1518             |
| RX maximum frame size                           | 1518             |
| Enforce maximum frame size                      | Disable          |
| Link fault generation option                    | Off              |
| Stop TX traffic when link partner send pause    | No               |
| Bytes to remove from RX frames                  | Remove CRC bytes |
| Forward RX pause requests                       | Disable          |
| Use source address insertion                    | Disable          |
| TX VLAN detection                               | Enable           |
| RX VLAN detection                               | Enable           |
| PHY Reference Frequency                         | 644.53125        |
| Enable AN/LT                                    | Disable          |
| Enable Native PHY Debug Master endpoint (NPDME) | Disable          |
| Enable JTAG to Avalon Master Bridge             | Disable          |

- 6. On the **Example Design** tab, under **Example Design Files**, select the **Simulation** option to generate the testbench and the compilation-only project. Select the **Synthesis** option to generate the hardware design example.
  - *Note:* You must select at least one of the **Simulation** and **Synthesis** options to generate the design example.
  - Note: You must select the Simulation option to generate the testbench.





- 7. On the Example Design tab, under Generated HDL Format, select Verilog HDL or VHDL
  - *Note:* If you select **VHDL**, you must simulate the testbench with a mixedlanguage simulator. The device under test in the ex\_100G directory is a VHDL model, but the main testbench file is a System Verilog file.
- 8. Under **Target Development Kit** select the **Stratix 10 MX FPGA Development Kit** to generate the hardware design example. Selecting **None** generates only the simulation and compilation-only design examples.
  - *Note:* The compilation-only and hardware design examples target your project device. For correct hardware design functionality out of the box, you must ensure your project device is the device on your development kit.
- 9. Under Target Device select 1SM21BHU2F53E1VG or 1SM21BHU2F53E2VGS1.
- 10. Click the **Generate Example Design** button. The **Select Example Design Directory** window appears.
- 11. If you want to modify the design example directory path or name from the defaults displayed (alt\_ehipc2\_0\_example\_design), browse to the new path and type the new design example directory name (<design\_example\_dir>).

#### **Related Information**

- H-tile Hard IP for Ethernet Intel FPGA IP Parameters
- Intel Stratix 10 MX FPGA Development Kit

# **1.3. Simulating the H-Tile Hard IP for Ethernet Intel FPGA Design Example Testbench**

#### Figure 5. Procedure



Follow these steps to simulate the testbench:

- 1. Change to the testbench simulation directory <design\_example\_dir>/ example\_testbench.
- 2. Run the simulation script for the supported simulator of your choice. The script compiles and runs the testbench in the simulator. Refer to the table *Steps to Simulate the Testbench*.
- 3. Analyze the results. The successful testbench sends ten or fourteen packets, receives the same number of packets, and displays "Testbench complete."

#### Table 3. Steps to Simulate the Testbench

| Simulator                   | Instructions                                                                                                                                      |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Mentor Graphics<br>ModelSim | In the command line, type vsim -do run_vsim.do<br>If you prefer to simulate without bringing up the ModelSim GUI, type vsim -c -do<br>run_vsim.do |
|                             | continued                                                                                                                                         |





| Simulator             | Instructions                                                                                                                                                                                                                                                                                  |  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                       | Note: The ModelSim - Intel FPGA Edition simulator does not have the capacity to simulate this IP core. You must use another supported ModelSim simulator such as ModelSim SE.                                                                                                                 |  |
| Cadence NCSim         | In the command line, type sh run_ncsim.sh                                                                                                                                                                                                                                                     |  |
| Synopsys VCS*/VCS MX* | In the command line, type sh run_vcs.sh or sh run_vcsmx.sh<br>Note: run_vcs.sh is only available if you select Verilog as the Generated HDL Format. If<br>you select VHDL as the Generated HDL Format, you must simulate the testbench<br>with a mixed language simulator using run_vcsmx.sh. |  |
| Xcelium*              | In the command line, type sh run_xcelium.sh                                                                                                                                                                                                                                                   |  |

The successful test run displays output confirming the following behavior:

- 1. Waiting for the ATX PLLs to lock.
- 2. Waiting for RX transceiver reset to complete.
- 3. Waiting for RX alignment.
- 4. Sending ten (MAC+PCS, OTN, and FlexE) or hundred (PCS Only) packets.
- 5. Receiving those packets (MAC+PCS, OTN, and FlexE) or receiving and checking those packets (PCS Only).
- 6. Displaying Testbench complete.

### **1.4. Compiling the Compilation-Only Project**

To compile the compilation-only example project, follow these steps:

- 1. Ensure compilation design example generation is complete.
- In the Intel Quartus Prime Pro Edition software, open the Intel Quartus Prime Pro Edition project <design\_example\_dir>/compilation\_test\_design/ alt\_ehipc2.qpf.
- 3. On the Processing menu, click **Start Compilation**.

After successful compilation, reports for timing and for resource utilization are available in your Intel Quartus Prime Pro Edition session.

#### **Related Information**

Block-Based Design Flows

### **1.5.** Compiling and Configuring the Design Example in Hardware

To compile the hardware design example and configure it on your Intel Stratix 10 device, follow these steps:

1. Ensure hardware design example generation is complete.





*Note:* The hardware design example in Intel Quartus Prime version 19.1 supports only MAC+PCS and PCS Only variants.

- 2. In the Intel Quartus Prime Pro Edition software, open the Intel Quartus Prime project <design\_example\_dir>/hardware\_test\_design/alt\_ehip2.qpf.
- 3. On the Processing menu, click **Start Compilation**.
- After successful compilation, a .sof file is available in your specified directory. Follow these steps to program the hardware design example on the Intel Stratix 10 device:
  - a. On the Tools menu, click Programmer.
  - b. In the Programmer, click **Hardware Setup**.
  - c. Select a programming device.
  - d. Select the **Stratix 10 MX FPGA Development Kit** to which your Intel Quartus Prime Pro Edition session can connect.
  - e. Ensure that Mode is set to JTAG.
  - f. Select the Intel Stratix 10 device and click **Add Device**. The Programmer displays a block diagram of the connections between the devices on your board.
  - g. In the row with your .sof, check the box for the .sof.
  - h. Check the box in the **Program/Configure** column.
  - i. Click Start.

#### **Related Information**

- Block-Based Design Flows
- Programming Intel FPGA Devices
- Analyzing and Debugging Designs with System Console

# **1.6.** Testing the H-Tile Hard IP for Ethernet Intel FPGA IP Hardware Design Example

After you compile the H-Tile Hard IP for Ethernet Intel FPGA IP core design example and configure it on your Intel Stratix 10 device, you can use the System Console to program the IP core and its embedded Native PHY IP core registers.

You can test the H-Tile Hard IP for Ethernet Intel FPGA IP hardware design example in either MAC + PCS mode or PCS Only mode.



#### Testing the H-Tile Hard IP for Ethernet Intel FPGA IP Hardware Design Example in MAC + PCS Mode

To turn on the System Console and test the hardware design example, follow these steps:

- 1. After the hardware design example is configured on the Intel Stratix 10 device, in the Intel Quartus Prime Pro Edition software, click **Tools > System Debugging** Tools ➤ System Console.
- 2. In the Tcl Console pane, type cd hwtest to change directory to <design example dir>/hardware test design/hwtest.
- 3. Type source main.tcl to open a connection to the JTAG master.

You can program the IP core with the following design example commands:

- chkphy\_status: Displays the clock frequencies and PHY lock status.
- chkmac\_stats: Displays the values in the MAC statistics counters.
- clear\_all\_stats: Clears the IP core statistics counters.
- start pkt gen: Starts the packet generator.
- stop\_pkt\_gen: Stops the packet generator. ٠
- loop on: Turns on internal serial loopback •
- loop off: Turns off internal serial loopback. ٠
- reg\_read <addr>: Returns the IP core register value at <addr>.
- req write <addr> <data>: Writes <data> to the IP core register at address <addr>.

#### Testing the H-Tile Hard IP for Ethernet Intel FPGA IP Hardware Design **Example in PCS Only Mode**

The PCS Only design has its own MII packet generator, which is different from the MAC+PCS design packet generator.

You can run this packet generator in three modes:

- incremental mode
- constant mode (value configurable via the top level)
- random packet content mode

After you compile the PCS Only design example and configure it on your Intel Stratix 10 device, you can use the System Console to program the IP core and its embedded Native PHY IP registers.

- 1. After the hardware design example is configured on the Intel Stratix 10 device, in the Intel Quartus Prime Pro Edition software, click **Tools > System Debugging** Tools ➤ System Console.
- 2. In the Tcl Console pane, type cd hwtest to change directory to <design\_example\_dir>/hardware\_test\_design/hwtest.
- 3. Type source main.tcl to open a connection to the JTAG master.





- 4. Copy the Example Script on page 11 below to the hwtest directory and save as pcs\_only\_traffic\_test.tcl.
- 5. Type source pcs\_only\_traffic\_test.tcl.
- 6. Check the traffic by sending and receiving packets by the running the command below:

 $\tt pcs_only\_traffic\_test$  10 (this command should transmit and receive 10 packets).

#### Table 4. Registers

| Functions                       | Bits                                                                                                  | Description                                                                                                                                                                                          |
|---------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Base register                   | 0xf000                                                                                                | The base register for the PCS packet generator command.                                                                                                                                              |
| proc start_pcs_pkt_gen          | 0x0<br>0x01                                                                                           | Starting the packet generator.                                                                                                                                                                       |
| proc read_pcs_pkt_gen           | 0x2                                                                                                   | Reading the results.                                                                                                                                                                                 |
| proc pcs_gen_num_frames         | 0x6 num_frames                                                                                        | Setting the number of frames to send                                                                                                                                                                 |
| proc get_pcs_gen_num_frames     | 0x6                                                                                                   | Getting the number of frames                                                                                                                                                                         |
| proc pcs_gen_frame_size         | 0x7 frame_size                                                                                        | Setting the size of frames to send                                                                                                                                                                   |
| proc get_pcs_gen_frame_size     | 0x7                                                                                                   | Getting the size of frames                                                                                                                                                                           |
| proc get_pcs_gen_match_count    | 0x8                                                                                                   | Getting the number of matched frames                                                                                                                                                                 |
| proc get_pcs_gen_mismatch_count | 0x9                                                                                                   | Getting the number of mismatched frames                                                                                                                                                              |
| proc pcs_gen_set_frame_type     | Frame type = Incr;<br>0xa 0x1<br>Frame type =<br>constant; 0xa 0x3<br>Frame type =<br>random; 0xa 0x4 | <ul> <li>Changing the type of frame</li> <li>0xa: Set frame type</li> <li>0x1: Set to incremental mode</li> <li>0x3: Set to constant mode</li> <li>0x4: Set to random packet content mode</li> </ul> |

To access the registers, use reg\_read or reg\_write. For example:

To start the generator: reg\_write 0xf000 0x0 0x01

To write to the number of frames register: reg\_write 0xf000 0x6 \$num\_frames

#### **Example Script**

This example script includes the functions listed in the Table 4 on page 11 table and a traffic test that runs in loopback mode and randomly picks a number (30 - 16,384) of frames to send, size of frames, and type of frame to send.

```
set log_file_handle [open loopback_test_results.log w]
source main.tcl
set PCS_pkt_client_base 0xf000
set frame_type_list { "incr" "constant" "random"}
proc hard_reset { }
{
    open_issp *
    sp_assert_reset
    sp_deassert_reset
    close_issp
```



}





```
proc random_element { list } {
    lindex $list [expr {int (rand()* [llength $list])}]
}
proc random { {min 30 } { max 100 } } \land
ł
    return [expr {int($min + rand() * $max)}]
}
proc start_pcs_pkt_gen { } \
ł
   variable PCS_pkt_client_base
    reg_write $PCS_pkt_client_base 0x0 0x01
}
proc read_pcs_pkt_gen { } \
ł
    variable PCS_pkt_client_base
    set res [reg_read $PCS_pkt_client_base 0x2]
    return $res
}
proc pcs_gen_num_frames { { num_frames 200} } \
{
    variable PCS_pkt_client_base
    reg_write $PCS_pkt_client_base 0x6 $num_frames
}
proc get_pcs_gen_num_frames { } \
ł
    variable PCS_pkt_client_base
    reg_read $PCS_pkt_client_base 0x6
}
proc pcs_gen_frame_size { { frame_size 200} } \
    variable PCS_pkt_client_base
    reg_write $PCS_pkt_client_base 0x7 $frame_size
}
proc get_pcs_gen_frame_size { } \
    variable PCS_pkt_client_base
    reg_read $PCS_pkt_client_base 0x7
proc get_pcs_gen_match_count {
                                  } \
ł
    variable PCS_pkt_client_base
    reg_write $PCS_pkt_client_base 0x8
}
proc get_pcs_gen_mismatch_count { } \
1
    variable PCS_pkt_client_base
    reg_read $PCS_pkt_client_base 0x9
}
proc pcs_gen_set_frame_type { {frame_type "incr"} } \
    variable PCS_pkt_client_base
    if {$frame_type == "incr"} {
        reg_write $PCS_pkt_client_base 0xa 0x1
    } elseif { $frame_type == "constant" } {
   reg_write $PCS_pkt_client_base 0xa 0x3
        lseif { $frame_type == "random" } {
  reg_write $PCS_pkt_client_base 0xa 0x4
    } elseif
    } else {
        puts "ERROR"
        return -1
    return 0
```





```
}
proc pcs_only_traffic_test { iterations } {
    variable log_file_handle
variable frame_type_list
    set test_name [lindex [info level [info level]] 0]
    puts "Running ${test_name} test"
    after 100
    #hard reset
    chkphy_status
    set phy_locked [phy_locked]
    puts "Phy locked status is $phy_locked "
    # global $CLIENT_BASE
    set PCS_pkt_client_base 0xf000
    for {set i 0} {$i < $iterations} {incr i} {</pre>
        #randomize some stuff. Like number and size of Frames
        set res [random 30 16384]
        puts "Setting Number of frames to $res\n"
        pcs_gen_num_frames $res
        set res [random 30 16384]
        puts "Setting Size of frames to $res\n"
        pcs_gen_frame_size $res
        set res [random_element $frame_type_list]
        puts "Setting Type of frames to $res\n"
        pcs_gen_set_frame_type $res
        puts "PCS TRAFFIC = ${i}"
       start_pcs_pkt_gen
        after 1000
        set res [read_pcs_pkt_gen]
        if { $res == 0x53} {
            puts "${test_name}:pass"
        } else {
            puts "${test_name}:fail, Got $res instead of 0x53"
            puts $log_file_handle "${test_name}:fail, Got $res instead of 0x53"
             return -1
        }
    }
    puts $log_file_handle "${test_name}:pass"
    return 0
}
proc pcs_gen_result { } \
    variable PCS_pkt_client_base
    set pass [read_pcs_pkt_gen]
    set max_frames [reg_read $PCS_pkt_client_base 0x6]
    set frame_size [reg_read $PCS_pkt_client_base 0x7]
    set match_count [reg_read $PCS_pkt_client_base 0x8]
    set mismatch_count [reg_read $PCS_pkt_client_base 0x9]
    set frame_type [reg_read $PCS_pkt_client_base 0xa]
    if { $pass == 0x53} {
        puts "Last test passed!\n"
    } else {
        puts "Last test failed, Got $pass instead of 0x53"
    }
    puts "Num of frames = $max_frames"
    puts "Frame size = $frame_size"
puts "Match count = $match_count"
puts "Mismatch count = $mismatch_c
                             = $mismatch_count"
    if {$frame_type == 0x1} {
        puts "Frame Type = incr"
    } elseif { $frame_type == 0x9 }
        puts "Frame type = constant_crc"
               { $frame_type == 0x3 } {
    } elseif
        puts "Frame type = constant"
      elseif { $frame_type == 0x4 } {
        puts "Frame type = random"
    }
}
```



#### **Related Information**

- Analyzing and Debugging Designs with System Console ٠
- Hardware Design Example Components on page 23 •

### **1.6.1.** Testing the Hardware Design Example using Ethernet Link Inspector

You can also test your design using the Ethernet Link Inspector (ELI) tool available in System console.

Design examples have built-in JTAG to AVMM bridge allowing you to use the Ethernet Link Inspector. Refer to the user guide on how to use the ELI to test your design. The ELI tool is accessible via **System Console** in the **Tools > Legacy Toolkits** in the Intel Quartus Prime Pro Edition software.

#### **Related Information**

Ethernet Link Inspector User Guide for Intel Stratix 10 Devices





## 2. Design Example Description

The design example demonstrates the basic functions of the H-Tile Hard IP for Ethernet Intel FPGA IP core with the following variants:

- 100 Gbps datarate:
  - MAC + PCS
  - PCS Only
  - OTN
  - FlexE
- *Note:* The hardware design example in Intel Quartus Prime version 20.2 supports only MAC +PCS and PCS Only variants.
- *Note:* The H-Tile Hard IP for Ethernet Intel FPGA IP provides preliminary support for the OTN feature. For further inquiries, contact your nearest Intel sales representative or file an Intel Premier Support (IPS) case on https://www.intel.com/content/www/us/en/programmable/my-intel/mal-home.html.

You can generate the design from the **Example Design** tab in the H-Tile Hard IP for Ethernet Intel FPGA parameter editor.

To generate the design example, you must first set the parameter values for the IP core variation you intend to generate in your end product. Generating the design example creates a copy of the IP core; the testbench, compilation-only, and hardware design example use this variation as the DUT. If you do not set the parameter values for the DUT to match the parameter values in your end product, the design example you generate does not exercise the IP core variation you intend.

*Note:* The testbench demonstrates a basic test of the IP core. It is not intended to be a substitute for a full verification environment. You must perform more extensive verification of your own H-Tile Hard IP for Ethernet Intel FPGA design in simulation and in hardware.

#### **Related Information**

H-tile Hard IP for Ethernet User Guide

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. \*Other names and brands may be claimed as the property of others.

ISO 9001:2015 Registered



# **2.1.** H-Tile Hard IP for Ethernet Intel FPGA MAC + PCS Simulation Design Example

Figure 6. H-Tile Hard IP for Ethernet Intel FPGA MAC + PCS Simulation Design Example Block Diagram



The testbench sends traffic through the IP core, exercising the transmit and receive MAC client interfaces of the IP core.

The simulation design example instantiates a main ATX PLL for transceiver channel 0 and 1, and a clock buffer for channel 2 and 3.

The testbench in this design example performs the following:

- 1. The client logic resets the IP core.
- 2. Client logic waits for RX datapath to align.
- 3. Once alignment is complete, client logic transmits a series of packets to the IP core.
- 4. The client logic receives the same series of packets through RX MAC interface.
- 5. The client logic then checks the number of packets received and verifies that the packets have no errors.

The following sample output illustrates a successful simulation test run for a 100 Gbps, MAC+PCS IP core variation. Times are in picoseconds.

```
Ref clock is 644.53125 MHz
_____
Module ct1_hssi_cr2_ehip_pcs_interface
_____
silicon_rev = 14nm5bcr2ea
waiting for o_tx_lanes_stable...
                                      525000
o_tx_lanes_stable is 1 at time
waiting for tx_dll_lock....
TX DLL LOCK is 1 at time
                               25332363
waiting for tx_transfer_ready....
                                    25652235
TX transfer ready is 1 at time
waiting for rx_transfer_ready....
RX transfer ready is 1 at time
                                    31979703
```





| EHIP PLD Ready out is 1 at t<br>EHIP reset out is 0 at time<br>EHIP reset ack is 0 at time<br>EHIP TX reset out is 0 at ti<br>EHIP TX reset ack is 0 at ti | ime 32040000<br>32304000<br>32612783<br>me 32928000<br>me 82562795 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| waiting for EHIP Ready                                                                                                                                     |                                                                    |
| EHIP READY is 1 at time                                                                                                                                    | 82629435                                                           |
| EHIP RX reset out is 0 at ti                                                                                                                               | me 82968000                                                        |
| waiting for rx reset ack                                                                                                                                   |                                                                    |
| EHIP RX reset ack is 0 at ti                                                                                                                               | me 83029275                                                        |
| Waiting for RX Block Lock                                                                                                                                  |                                                                    |
| EHIP RX Block Lock is high                                                                                                                                 | at time 90223063                                                   |
| Waiting for AM lock                                                                                                                                        |                                                                    |
| EHIP RX AM Lock is high at                                                                                                                                 | time 91172683                                                      |
| Waiting for RX alignment                                                                                                                                   |                                                                    |
| RX deskew locked                                                                                                                                           |                                                                    |
| RX lane alignment locked                                                                                                                                   |                                                                    |
| TX enabled                                                                                                                                                 |                                                                    |
| ** Sending Packet                                                                                                                                          | 1                                                                  |
| ** Sending Packet                                                                                                                                          | 2                                                                  |
| ** Sending Packet                                                                                                                                          | 3                                                                  |
| ** Sending Packet                                                                                                                                          | 4                                                                  |
| ** Sending Packet                                                                                                                                          | 5                                                                  |
| ** Sending Packet                                                                                                                                          | 6                                                                  |
| ** Received Packet                                                                                                                                         | 1                                                                  |
| ** Sending Packet                                                                                                                                          | 7                                                                  |
| ** Received Packet                                                                                                                                         | 2                                                                  |
| ** Sending Packet                                                                                                                                          | 8                                                                  |
| ** Received Packet                                                                                                                                         | 3                                                                  |
| ** Sending Packet                                                                                                                                          | 9                                                                  |
| ** Received Packet                                                                                                                                         | 4                                                                  |
| ** Sending Packet 1                                                                                                                                        | 0                                                                  |
| ** Received Packet                                                                                                                                         | 5                                                                  |
| ** Received Packet                                                                                                                                         | 6                                                                  |
| ** Received Packet                                                                                                                                         | 7                                                                  |
| ** Received Packet                                                                                                                                         | 8                                                                  |
| ** Received Packet                                                                                                                                         | 9                                                                  |
| ** Received Packet 1                                                                                                                                       | 0                                                                  |
| **                                                                                                                                                         |                                                                    |
| ** Testbench complete.                                                                                                                                     |                                                                    |
| **                                                                                                                                                         |                                                                    |
| * * * * * * * * * * * * * * * * * * * *                                                                                                                    | ****                                                               |
|                                                                                                                                                            |                                                                    |





## **2.2. H-Tile Hard IP for Ethernet Intel FPGA PCS Only Simulation** Design Example

Figure 7. H-Tile Hard IP for Ethernet Intel FPGA PCS Only Simulation Design Example Block Diagram



The testbench sends traffic through the IP core, exercising the transmit and receive Media Independent Interface (MII) of the IP core.

The simulation design example instantiates a main ATX PLL for transceiver channel 0 and 1, and a clock buffer for channel 2 and 3.

The testbench in this design example performs the following:

- 1. The client logic resets the IP core.
- 2. Client logic waits for RX datapath to align.
- 3. Once alignment is complete, client logic transmits a series of packets to the IP core through TX MII interface.
- 4. A counter drives i\_tx\_mii\_am port with alignment marker insertion requests at the correct intervals.
- 5. The client logic receives the same series of packets through RX MII interface.
- 6. The client logic then checks the number of packets received.

The following sample output illustrates a successful simulation test run for a 100 Gbps, PCS Only IP core variation. Times are in picoseconds.

| waiting for o_tx_lanes_stable   |          |  |  |
|---------------------------------|----------|--|--|
| o_tx_lanes_stable is 1 at time  | 525000   |  |  |
| waiting for tx_dll_lock         |          |  |  |
| TX DLL LOCK is 1 at time        | 19792913 |  |  |
| waiting for tx_transfer_ready   |          |  |  |
| TX transfer ready is 1 at time  | 20112785 |  |  |
| waiting for rx transfer ready   |          |  |  |
| RX transfer ready is 1 at time  | 31188353 |  |  |
| EHIP PLD Ready out is 1 at time | 31248000 |  |  |
| EHIP reset out is 0 at time     | 31288000 |  |  |
| EHIP reset ack is 0 at time     | 31663163 |  |  |
| EHIP TX reset out is 0 at time  | 31776000 |  |  |
| EHIP TX reset ack is 0 at time  | 81509883 |  |  |





waiting for EHIP Ready.... EHIP READY is 1 at time 81603179 EHIP RX reset out is 0 at time 81720000 waiting for rx reset ack.... 81789771 EHIP RX reset ack is 0 at time Waiting for RX Block Lock EHIP Rx Block Lock is high at time 87690743 Waiting for AM lock EHIP Rx am Lock is high at time 89748253 Waiting for RX alignment RX deskew locked RX lane alignment locked Sending Packets Receiving Packets Address 0x0000f002 data 0x00000053 Total traffic cycle errors: 0 100G Traffic Test PASSED..!!! \*\* Testbench complete. \* \* 

# **2.3. H-Tile Hard IP for Ethernet Intel FPGA OTN Simulation Design Example**

Figure 8. H-Tile Hard IP for Ethernet Intel FPGA OTN Simulation Design Example Block Diagram



*Note:* The H-Tile Hard IP for Ethernet Intel FPGA IP provides preliminary support for the OTN feature. For further inquiries, contact your nearest Intel sales representative or file an Intel Premier Support (IPS) case on https://www.intel.com/content/www/us/en/programmable/my-intel/mal-home.html.

The testbench sends traffic through the IP core with OTN mode, exercising the transmit and receive PCS66 interfaces using a separate H-Tile Hard IP for Ethernet Intel FPGA MAC as a stimulus generator.

The simulation design example instantiates a main ATX PLL for transceiver channel 0 and 1, and a clock buffer for channel 2 and 3.





The testbench in this design example performs the following:

- 1. The client logic resets both the IP cores.
- 2. The stimulus client logic waits for the stimulus RX datapath and OTN RX datapath to align.
- 3. Once alignment is complete, the stimulus client logic transmits a series of packets to the OTN IP core.
- 4. The OTN IP core receives the series of packets and transmits back to the stimulus MAC IP core.
- 5. The stimulus client logic then checks the number of packets received and verifies that the packets have no errors.

The following sample output illustrates a successful simulation test run for a 100 Gbps OTN IP core variation. Times are in picoseconds.

| #      | Ref clock is 644.53125 MHz                         |            |
|--------|----------------------------------------------------|------------|
| #      | Ref clock is 644.53125 MHz                         |            |
| #      | iatpg_pipeline_global_en is set                    |            |
|        |                                                    |            |
|        |                                                    |            |
|        |                                                    |            |
| #      | iatpo pipeline global en is set                    |            |
| ±      | test dut:waiting for o tx lanes stable             |            |
| #      | dut; waiting for o ty lanes stable                 |            |
| π<br># | test dut: o ty lange stable is 1 at time           | 525000     |
| #      | test dut: waiting for ty dll lock                  | 525000     |
| #      | dutto tr lang gtable ig 1 at time                  | 525000     |
| #      | dut: voiting for tr dll logh                       | 525000     |
| #      | dut.Waiting for tx_dif_fock                        | 17906702   |
| #<br># | dut I A DEL LOCK IS I at time                      | 47808703   |
| Ŧ      | dut:waiting for tx_transfer_ready                  | 40106575   |
| Ŧ      | dut in transfer ready is I at time                 | 48120575   |
| #      | dut waiting for rx_transfer_ready                  | 50510600   |
| #      | dut:RX transfer ready is 1 at time                 | 59518683   |
| #      | dut: EHIP PLD Ready out is I at time               | 59576000   |
| #      | dut:EHIP reset out is 0 at time                    | 59840000   |
| #      | dut:EHIP reset ack is 0 at time                    | 60151763   |
| #      | dut:EHIP TX reset out is 0 at time                 | 60488000   |
| #      | dut:EHIP TX reset ack is 0 at time                 | 110085115  |
| #      | dut:waiting for EHIP Ready                         |            |
| #      | dut:EHIP READY is 1 at time                        | 110178411  |
| #      | dut:EHIP RX reset out is 0 at time                 | 110520000  |
| #      | dut:waiting for rx reset ack                       |            |
| #      | dut:EHIP RX reset ack is 0 at time                 | 110578251  |
| #      | dut:Waiting for RX Block Lock                      |            |
| #      | test_dut:TX DLL LOCK is 1 at time                  | 124725923  |
| #      | <pre>test_dut:waiting for tx_transfer_ready</pre>  |            |
| #      | <pre>test_dut:TX transfer ready is 1 at time</pre> | 125045795  |
| #      | <pre>test_dut:waiting for rx_transfer_ready</pre>  |            |
| #      | <pre>test_dut:RX transfer ready is 1 at time</pre> | 136437903  |
| #      | test_dut:EHIP PLD Ready out is 1 at time           | 136496000  |
| #      | test_dut:EHIP reset out is 0 at time               | 136760000  |
| #      | test_dut:EHIP reset ack is 0 at time               | 137070983  |
| #      | test dut: EHIP TX reset out is 0 at time           | 137408000  |
| #      | test dut: EHIP TX reset ack is 0 at time           | 187001003  |
| #      | test dut:waiting for EHIP Ready                    |            |
| #      | test dut: EHIP READY is 1 at time                  | 187107627  |
| #      | test dut: EHIP RX reset out is 0 at time           | 187448000  |
| #      | test dut:waiting for rx reset ack                  |            |
| #      | test dut: EHIP RX reset ack is 0 at time           | 187507467  |
| #      | test dut: Waiting for RX Block Lock                | 10,00,10,  |
| #      | dut: EHIP RX Block Lock is high at time            | 189300083  |
| μ<br>Ψ | dut:Waiting for AM lock                            | 10,300,003 |
| π<br># | dut: EHIP RX AM Lock is high at time               | 190566243  |
| #      | dut:Waiting for RX alignment                       | 190300213  |
| #      | dut:RX deskew locked                               |            |
| 11     | and the application tooleda                        |            |





# dut:RX lane alignment locked # dut:\*\* # dut:\*\* Testbench complete. # dut:\*\* # test\_dut:EHIP RX Block Lock is high at time 194839533 # test\_dut:Waiting for AM lock # test\_dut:EHIP RX AM Lock is high at time 196580503 # test\_dut:Waiting for RX alignment # test\_dut:RX deskew locked # test\_dut:RX lane aligmnent locked # dut:RX deskew locked # dut:RX lane alignment locked # test\_dut:TX enabled
# test\_dut: \*\* Sending Packet 1... # test\_dut: \*\* Sending Packet 2... # test\_dut: \*\* Sending Packet 3... # test\_dut: \*\* Sending Packet 4... # test\_dut: \*\* Sending Packet 5... # test\_dut: \*\* Sending Packet 6... # test\_dut: \*\* Sending Packet 7... # test\_dut: \*\* Sending Packet 8... # test\_dut: \*\* Sending Packet 9... # test\_dut: \*\* Received Packet 1... # test\_dut: \*\* Sending Packet 10... # test\_dut: \*\* Received Packet 2... # test\_dut: \*\* Received Packet 3... # test\_dut: \*\* Received Packet 4... # test\_dut: \*\* Received Packet 5... # test\_dut: \*\* Received Packet 6... # test\_dut: \*\* Received Packet 7... # test\_dut: \*\* Received Packet 8... # test\_dut: \*\* Received Packet 9... # test\_dut: \*\* Received Packet 10... # test\_dut:\*\* # test\_dut:\*\* Testbench complete. # test\_dut:\*\* 

# **2.4. H-Tile Hard IP for Ethernet Intel FPGA FlexE Simulation Design Example**

Figure 9. H-Tile Hard IP for Ethernet Intel FPGA 100 Gbps FlexE Simulation Design Example Block Diagram



The testbench sends traffic through the IP core with FlexE mode, exercising the transmit and receive PCS66 interfaces using a separate H-Tile Hard IP for Ethernet Intel FPGA MAC as a stimulus generator. The PCS66 interface of the FlexE core is connected to a synchronous FIFO that receives PCS66 data and alignment marker valid signals. The FIFO then writes back to the PCS66 transmit interface,



The simulation design example instantiates a main ATX PLL for transceiver channel 0 and 1, and a clock buffer for channel 2 and 3.

The testbench in this design example performs the following:

- 1. The client logic resets both the IP cores.
- 2. The stimulus client logic waits for the stimulus RX datapath and FlexE RX datapath to align.
- 3. Once alignment is complete, the stimulus client logic transmits a series of packets to the FlexE IP core.
- 4. The FlexE IP core receives the series of packets and transmits back to the stimulus MAC IP core.
- 5. The stimulus client logic then checks the number of packets received and verifies that the packets have no errors.

The following sample output illustrates a successful simulation test run for a 100 Gbps FlexE IP core variation. Times are in picoseconds.

| # | Ref clock is 644.53125 MHz                         |           |
|---|----------------------------------------------------|-----------|
| # | Ref clock is 644.53125 MHz                         |           |
| # | iatpg_pipeline_global_en is set                    |           |
|   |                                                    |           |
|   |                                                    |           |
|   |                                                    |           |
| # | iatpg_pipeline_global_en is set                    |           |
| # | test_dut:waiting for o_tx_lanes_stable             |           |
| # | dut:waiting for o tx lanes stable                  |           |
| # | test_dut:o_tx_lanes_stable is 1 at time            | 525000    |
| # | test dut:waiting for tx dll lock                   |           |
| # | dut:o tx lanes stable is 1 at time                 | 525000    |
| # | dut:waiting for tx dll lock                        |           |
| # | dut:TX DLL LOCK is 1 at time                       | 47806703  |
| # | dut:waiting for tx transfer ready                  |           |
| # | dut:TX transfer ready is 1 at time                 | 48126575  |
| # | dut:waiting for rx transfer ready                  |           |
| # | dut:RX transfer ready is 1 at time                 | 59518683  |
| # | dut:EHIP PLD Ready out is 1 at time                | 59576000  |
| # | dut:EHIP reset out is 0 at time                    | 59840000  |
| # | dut:EHIP reset ack is 0 at time                    | 60151763  |
| # | dut:EHIP TX reset out is 0 at time                 | 60488000  |
| # | dut:EHIP TX reset ack is 0 at time                 | 110085115 |
| # | dut:waiting for EHIP Ready                         |           |
| # | dut:EHIP READY is 1 at time                        | 110178411 |
| # | dut:EHIP RX reset out is 0 at time                 | 110520000 |
| # | dut:waiting for rx reset ack                       |           |
| # | dut:EHIP RX reset ack is 0 at time                 | 110578251 |
| # | dut:Waiting for RX Block Lock                      |           |
| # | test_dut:TX DLL LOCK is 1 at time                  | 124725923 |
| # | <pre>test_dut:waiting for tx_transfer_ready</pre>  |           |
| # | <pre>test_dut:TX transfer ready is 1 at time</pre> | 125045795 |
| # | <pre>test_dut:waiting for rx_transfer_ready</pre>  |           |
| # | <pre>test_dut:RX transfer ready is 1 at time</pre> | 136437903 |
| # | test_dut: EHIP PLD Ready out is 1 at time          | 136496000 |
| # | test_dut:EHIP reset out is 0 at time               | 136760000 |
| # | test_dut:EHIP reset ack is 0 at time               | 137070983 |
| # | test_dut:EHIP TX reset out is 0 at time            | 137408000 |
| # | <pre>test_dut:EHIP TX reset ack is 0 at time</pre> | 187001003 |
| # | test_dut:waiting for EHIP Ready                    |           |
| # | test_dut:EHIP READY is 1 at time                   | 187107627 |
| # | <pre>test_dut:EHIP RX reset out is 0 at time</pre> | 187448000 |
| # | <pre>test_dut:waiting for rx reset ack</pre>       |           |
| # | test_dut:EHIP RX reset ack is 0 at time            | 187507467 |
| # | test_dut:Waiting for RX Block Lock                 |           |
| # | dut:EHIP RX Block Lock is high at time             | 189300083 |
| # | dut:Waiting for AM lock                            |           |





# dut:EHIP RX AM Lock is high at time 190566243 # dut:Waiting for RX alignment # dut:RX deskew locked # dut:RX lane alignment locked # dut:\*\* # dut:\*\* Testbench complete. # dut:\*\* # test\_dut:EHIP RX Block Lock is high at time 195472613 # test\_dut:Waiting for AM lock # test\_dut:EHIP RX AM Lock is high at time 196580503 # test\_dut:Waiting for RX alignment # test\_dut:RX deskew locked # test\_dut:RX lane aligmnent locked # dut:RX deskew locked # dut:RX lane alignment locked # test\_dut:TX enabled 1... # test\_dut: \*\* Sending Packet # test\_dut: \*\* Sending Packet
# test\_dut: \*\* Sending Packet
# test\_dut: \*\* Sending Packet 2... 3... # test\_dut: \*\* Sending Packet 4... # test\_dut: \*\* Sending Packet
# test\_dut: \*\* Sending Packet 5... 6... # test\_dut: \*\* Sending Packet
# test\_dut: \*\* Sending Packet # Lest\_dut: \*\* Sending Packet
# test\_dut: \*\* Sending Packet
# test\_dut: \*\* Sending Packet
# test\_dut: \*\* Received Packet
# test\_dut: \*\* Received Packet
# test\_dut: \*\* Received Packet 7... 8... 9... 10... 1... # test\_dut: \*\* Received Packet
# test\_dut: \*\* Received Packet
# test\_dut: \*\* Received Packet
# test\_dut: \*\* Received Packet 2... 3... 4... # test\_dut: \*\* Received Packet
# test\_dut: \*\* Received Packet 5... 6... # test\_dut: \*\* Received Packet
# test\_dut: \*\* Received Packet 7... 8... 9... 10... # test\_dut:\*\* # test\_dut:\*\* Testbench complete. # test\_dut:\*\* 

### 2.5. Hardware Design Example Components

The H-Tile Hard IP for Ethernet Intel FPGA hardware design example supports only the MAC + PCS and PCS Only variants.







#### Figure 10. Intel Stratix 10 MX Development Kit Hardware Design Example High Level **Block Diagram**

The H-Tile Hard IP for Ethernet Intel FPGA hardware design example includes the following components:

- H-Tile Hard IP for Ethernet Intel FPGA IP core. •
- Client logic that coordinates the programming of the IP core and packet • generation.
- One ATX PLL to generate the high speed serial clock to drive the device transceiver . channels.
- An I/O PLL to generate a 100 MHz clock from a 50 MHz input clock to the • hardware design example.
- JTAG controller that communicates with the System Console. You communicate ٠ with the client logic through the System Console.

The hardware design example uses run\_test command to initiate packet transmission from packet generator to the IP core. The IP core receives the packets and transmit to the packet generator through the serial loopback. The client logic reads and print out the MAC statistic registers when the packet transmissions are complete.





#### **Related Information**

Intel Stratix 10 MX FPGA Development Kit

### **2.6. Design Example Interface Signals**

The H-Tile Hard IP for Ethernet Intel FPGA testbench is self-contained and does not require you to drive any input signals.

#### **Related Information**

Interfaces and Signal Descriptions

Provides detailed descriptions of the H-Tile Hard IP for Ethernet Intel FPGA IP core signals and the interfaces to which they belong.

# **2.7. H-Tile Hard IP for Ethernet Intel FPGA Design Example Registers**

## Table 5. H-Tile Hard IP for Ethernet Intel FPGA Hardware Design Example Register Map

Lists the memory mapped register ranges for the hardware design example. You access these registers with the reg\_read and reg\_write functions in the System Console.

| Word Offset | Register Type                   |
|-------------|---------------------------------|
| 0x00000     | KR4 registers                   |
| 0x000300    | RX PHY registers                |
| 0x000400    | TX MAC registers                |
| 0x000500    | RX MAC registers                |
| 0x000800    | TX Statistics Counter registers |
| 0x000900    | RX Statistics Counter registers |
| 0x001000    | Packet Client registers         |

#### Table 6.Packet Client Registers

You can customize the H-Tile Hard IP for Ethernet Intel FPGA hardware design example by programming the packet client registers.

| Addr      | Name                     | Bit    | Description                                                                                          | HW Reset<br>Value | Access |
|-----------|--------------------------|--------|------------------------------------------------------------------------------------------------------|-------------------|--------|
| 0×1000    | PKT_CL_SCRA<br>TCH       | [31:0] | Scratch register available for testing.                                                              |                   | RW     |
| 0x1001    | PKT_CL_CLNT              | [31:0] | Four characters of IP block identification string<br>"CLNT"                                          |                   | RO     |
| 0x1008    | Packet Size<br>Configure | [29:0] | Specify the transmit packet size in bytes. These bits have dependencies to PKT_GEN_TX_CTRL register. | 0x25800040        | RW     |
| continued |                          |        |                                                                                                      |                   |        |



#### 2. Design Example Description UG-20122 | 2021.01.27



| Addr   | Name                                       | Bit    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | HW Reset<br>Value | Access |
|--------|--------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------|
|        |                                            |        | <ul> <li>Bit [29:16]: Specify the upper limit of the packet size in bytes. This is only applicable to incremental mode.</li> <li>Bit [13:0]: <ul> <li>For fixed mode, these bits specify the transmit packet size in bytes.</li> <li>For incremental mode, these bits specify the incremental bytes for a packet.</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                   |        |
| 0x1009 | Packet<br>Number<br>Control                | [31:0] | Specify the number of packets to transmit from the packet generator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0xA               | RW     |
| 0x1010 | PKT_GEN_TX_<br>CTRL                        | [7:0]  | <ul> <li>Bit [0]: Reserved.</li> <li>Bit [1]: Packet generator disable bit. Set this bit to the value of 1 to turn off the packet generator, and reset it to the value of 0 to turn on the packet generator.</li> <li>Bit [2]: Reserved.</li> <li>Bit [3]: Has the value of 1 if the IP core is in MAC loopback mode; has the value of 0 if the packet client uses the packet generator.</li> <li>Bit [5:4]: <ul> <li>00: Random mode</li> <li>01: Fixed mode</li> </ul> </li> <li>Bit [6]: Set this bit to 1 to use 0x1009 register to turn off packets to transmit. Otherwise, bit [1] of PKT_GEN_TX_CTRL register is used to turn off the packet.</li> <li>Bit [7]: <ul> <li>1: For transmission without gap in between packets.</li> <li>0: For transmission with random gap in between packets.</li> </ul> </li> </ul> | 0x6               | RW     |
| 0x1011 | Destination<br>address<br>lower 32<br>bits | [31:0] | Destination address (lower 32 bits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x56780ADD        | RW     |
| 0x1012 | Destination<br>address<br>upper 16<br>bits | [15:0] | Destination address (upper 16 bits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x1234            | RW     |
| 0x1013 | Source<br>address<br>lower 32<br>bits      | [31:0] | Source address (lower 32 bits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x43210ADD        | RW     |
| 0x1014 | Source<br>address<br>upper 16<br>bits      | [15:0] | Source address (upper 16 bits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x8765            | RW     |
| 0x1016 | PKT_CL_LOOP<br>BACK_RESET                  | [0]    | MAC loopback reset. Set to the value of 1 to reset the design example MAC loopback.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1'b0              | RW     |

#### **Related Information**

#### H-Tile Hard IP for Ethernet Intel FPGA IP core register descriptions





## **3. Ethernet Toolkit Overview**

The Ethernet Toolkit is a TCL based debugging tool that allows you to interact with an Ethernet Intel FPGA IP in real time.

#### Figure 11. Block Diagram of the Ethernet Toolkit



You can use the Ethernet Toolkit with hardware design that has standalone Ethernet IP. You can also use the Ethernet Toolkit with an Intel Quartus Prime generated Ethernet IP design example.

### **3.1. Features**

The Ethernet Toolkit offers the following features when used with hardware design that has standalone Ethernet IP as well as with an Intel Quartus Prime generated Ethernet IP design example:

- Verifies the status of the Ethernet link.
- Reads and writes to status and configuration registers of the IP.
- Displays the values of TX/RX status and statistics registers.
- Ability to assert and deassert IP resets.
- Verifies the IPs error correction capability.

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. \*Other names and brands may be claimed as the property of others.







The Ethernet Toolkit also offers some additional features when used with an Intel Quartus Prime generated Ethernet IP design example:

- Provides access to the example design packet generator. ٠
- Execute testing procedures to verify the functionality of Ethernet IPs. ٠
- Enable and disable MAC loopback. ٠
- Set source and destination MAC addresses. •

#### **Related Information**

Ethernet Toolkit User Guide





## 4. H-tile Hard IP for Ethernet Intel Stratix 10 FPGA IP Design Example User Guide Document Archives

IP versions are the same as the Intel Quartus Prime Design Suite software versions up to v19.1. From Intel Quartus Prime Design Suite software version 19.2 or later, IP cores have a new IP versioning scheme.

| Intel Quartus Prime<br>Version | IP Core Version                                                                                    | User Guide                                                                        |
|--------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| 20.2                           | 0.2 19.3.0 H-tile Hard IP for Ethernet Intel Stratix 10 FPGA IP De Example User Guide              |                                                                                   |
| 19.3                           | 19.319.2.0H-tile Hard IP for Ethernet Intel Stratix 10 FPGA IP Desig<br>Example User Guide         |                                                                                   |
| 19.1                           | 19.1                                                                                               | H-tile Hard IP for Ethernet Intel Stratix 10 FPGA IP Design<br>Example User Guide |
| 18.1                           | 18.1     18.1     H-tile Hard IP for Ethernet Intel Stratix 10 FPGA IP De Example User Guide       |                                                                                   |
| 18.0                           | 18.0     H-tile Hard IP for Ethernet Intel Stratix 10 FPGA IP Designation       Example User Guide |                                                                                   |
| 17.1                           | 17.1                                                                                               | Intel Stratix 10 H-tile Hard IP for Ethernet Design Example User<br>Guide         |

If an IP core version is not listed, the user guide for the previous IP core version applies.

\*Other names and brands may be claimed as the property of others.

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

Send Feedback



## **5. Document Revision History for the H-tile Hard IP for Ethernet Intel Stratix 10 FPGA IP Design Example User Guide**

| Document Version | Intel Quartus<br>Prime Version | IP Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|--------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2021.01.27       | 20.3                           | 19.3.0     | Added new topic: Ethernet Toolkit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2020.06.22       | 20.2                           | 19.3.0     | <ul> <li>Updated the <i>Quick Start Guide</i> section:         <ul> <li>Added User Guide link</li> <li>Added Release Notes link</li> </ul> </li> <li>Removed 50-Gbps Ethernet variant support.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2019.10.31       | 19.3                           | 19.2.0     | <ul> <li>Changed 0x104 register's name from Source<br/>address lower 16 bits to Source address<br/>upper 16 bits in the Packet Client Registers<br/>table.</li> <li>Added Xcelium and Synopsys VCS MX simulators<br/>support.</li> <li>Updated Generating the Design Section:         <ul> <li>Updated the Example Design Tab in the H-tile<br/>Hard IP for Ethernet Intel FPGA Parameter<br/>Editor figure</li> <li>Added parameter: PHY Reference Frequency</li> <li>Replaced Enable Altera Debug Master<br/>endpoint parameter with Enable Altera<br/>Debug Master endpoint</li> <li>Added parameter: Enable JTAG to Avalon<br/>Master Bridge</li> <li>Updated the Steps to Simulate the Testbench table:                 <ul></ul></li></ul></li></ul> |
| 2019.04.01       | 19.1                           | 19.1       | Removed information about Intel Stratix 10 GXT<br>Transceiver SoC development kit in the <i>Generating the</i><br><i>Design</i> and <i>Hardware Design Example Components</i><br>sections. The H-tile Hard IP for Ethernet Intel FPGA IP<br>version 19.1 does not support Intel Stratix 10 GXT<br>Transceiver SoC development kit.                                                                                                                                                                                                                                                                                                                                                                                                                         |

continued...

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. \*Other names and brands may be claimed as the property of others.

ISO 9001:2015 Registered



| Document Version | Intel Quartus<br>Prime Version | <b>IP Version</b> | Changes                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------|--------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2019.01.21       | 18.1                           | 18.1              | <ul> <li>Changed the image of the H-tile Hard IP for<br/>Ethernet FPGA IP design example parameter editor<br/>to reflect the latest version.</li> </ul>                                                                                                                                                                                                                                                       |
|                  |                                |                   | • Updated the Compiling and Configuring the Design<br>Example in Hardware, Design Example Description,<br>and Hardware Design Example Components<br>sections to include that the hardware design<br>example now supports PCS Only variants.                                                                                                                                                                   |
|                  |                                |                   | • Edited the successful test behavior description for PCS Only variant in the <i>Simulating the H-tile Hard IP for Ethernet Intel FPGA Design Example Testbench</i> section. A successful test run sends hundred packets for PCS Only variants.                                                                                                                                                               |
|                  |                                |                   | • Added the <i>Testing the Hardware Design Example in PCS Only Mode</i> section.                                                                                                                                                                                                                                                                                                                              |
|                  |                                |                   | <ul> <li>Edited the Intel Stratix 10 GXT Transceiver Signal<br/>Integrity and Intel Stratix 10 GXT Transceiver SoC<br/>development kit hardware design example<br/>diagrams to add PCS Only variant and remove RS-<br/>FEC. The current version does not support the Reed<br/>Solomon Forward Error Correction (RS-FEC)<br/>feature.</li> </ul>                                                               |
| 2018.08.10       | 18.0                           | 18.0              | <ul> <li>Added design example testbench components and test behavior for OTN and FlexE variations.</li> <li>Added hardware design example components and test behavior.</li> <li>Added hardware design example register description.</li> <li>Rebranded the IP core name from Intel Stratix 10 H-Tile Hard IP for Ethernet IP core to H-Tile Hard IP for Ethernet Intel FPGA per Intel rebranding.</li> </ul> |
| 2017.11.29       | 17.1                           | 17.1              | Initial release.                                                                                                                                                                                                                                                                                                                                                                                              |