1. About this Document

   1.1. About this Document
   1.2. Acronym List

2. Data Plane Development Kit Overview

   2.1. DPDK Intel FPGA PAC N3000 Software Overview
   2.2. DPDK Intel FPGA PAC N3000 Software Components
   2.3. FPGA Scan and Enumeration
   2.4. OPAE User Mode Driver
      2.4.1. OPAE FPGA Adapter
      2.4.2. OPAE Manager
      2.4.3. OPAE Accelerator
      2.4.4. OPAE Bridge
   2.5. OPAE User Mode Driver API Summary
      2.5.1. Example Code

3. IFPGA Base Code Design

   3.1. FPGA Management
   3.2. Accelerator Access and Control

4. Ethernet Group and Retimer API

   4.1. opae_manager_get_eth_group_nums()
   4.2. opae_manager_get_eth_group_info()
   4.3. opae_manager_eth_group_write_reg()
   4.4. opae_manager_eth_group_read_reg()
   4.5. opae_manager_get_eth_group_region_info()
   4.6. Data Structures for Retiming
   4.7. opae_manager_get_retimer_info()
   4.8. opae_manager_get_retimer_status()

1. About this Document

1.1. About this Document

This reference manual introduces the IFPGA Rawdev Driver (ifpga_rawdev) that is available for the Intel® FPGA PAC N3000. It introduces the data structures and API that the Open Programmable Acceleration Engine (OPAE) User mode driver (UMD) provides for FPGA management.

The intended audience for this reference manual is software engineers interested in using and customizing this IFPGA Rawdev Driver and the API that the OPAE user mode driver provides. Refer to the existing DPDK documentation for information about other Data Plane Development Kit (DPDK) functionality.

1.2. Acronym List

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Expansion</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Intel FPGA PAC</td>
<td>Intel FPGA Programmable Acceleration Card</td>
<td>Intel FPGA PAC N3000 is a full-duplex 100 Gbps in-system re-programmable acceleration card for multiworkload networking application acceleration.</td>
</tr>
<tr>
<td>AFU</td>
<td>Accelerator Functional Unit</td>
<td>Hardware Accelerator implemented in FPGA logic which offloads a computational operation for an application from the CPU to improve performance.</td>
</tr>
<tr>
<td>AF</td>
<td>Acceleration Function</td>
<td>Compiled Hardware Accelerator image implemented in FPGA logic that accelerates an application.</td>
</tr>
<tr>
<td>API</td>
<td>Application Programming Interface</td>
<td>A set of subroutine definitions, protocols, and tools for building software applications.</td>
</tr>
<tr>
<td>DPDK</td>
<td>Data Plane Development Kit</td>
<td>The Data Plane Development Kit consists of libraries to accelerate packet processing workloads running on many CPU architectures, including x86, POWER and ARM processors. DPDK runs mostly on Linux with a FreeBSD port available for a subset of DPDK features. The Open Source BSD License DPDK licenses DPDK.</td>
</tr>
<tr>
<td>FIU</td>
<td>FPGA Interface Unit</td>
<td>FIU is a platform interface layer that acts as a bridge between platform interfaces like PCIe* and AFU-side interfaces such as CCI-P.</td>
</tr>
<tr>
<td>OPAE</td>
<td>Open Programmable Acceleration Engine</td>
<td>The OPAE is a set of drivers, utilities, and API’s for managing and accessing AFs.</td>
</tr>
</tbody>
</table>

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

*Other names and brands may be claimed as the property of others.
2. Data Plane Development Kit Overview

This reference manual describes the DPDK software components and API that support the Intel FPGA Programmable Acceleration Card N3000 and Intel Arria® 10 FPGA. These software components build on the existing DPDK software.

The framework creates a set of libraries that your application can link to. Here are some examples of the available libraries:

- A packet forwarding algorithm that uses a hash-based approach to a longest prefix match (LPM) library
- A network buffer management (Mbuf library)
- A traffic management API

DPDK also provides APIs for the following network functions:

- Ethernet API to receive and transmit packets and configure network interfaces
- Baseband API for virtual radio access network (vRAN)
- Quality of service API configuration
- Metering API for counter support
- Additional basic functions such as locking, memory allocation, and CPU core synchronization

The Poll Mode Driver (IPN3KE) and testpmd application that support the Intel FPGA PAC N3000 platform use the Ethernet device DPDK API. Refer to DPDK 19.08.0 Functions for information about Ethernet receive and transmit packets.

The DPDK API functions provide a hardware abstraction layer so that you can easily port your application to different hardware platforms. If you create your own custom driver, you must provide functions that override DPDK API interfaces. If the required functionality or hardware acceleration cannot override DPDK API, you can add a new DPDK API functions.

Related Information

- Intel Acceleration Stack User Guide: Intel FPGA Programmable Acceleration Card N3000
  For information about using the Intel FPGA Programmable Acceleration Card N3000, including operating system support, hardware installation, software installation, sample testing, installing drivers, and a network loopback test.
- DPDK Documentation
  For comprehensive information about DPDK, including sample applications, a programmer’s guide, tools guide, and device drivers.
2.1. DPDK Intel FPGA PAC N3000 Software Overview

The DPDK Intel FPGA PAC N3000 includes the following components:

- The Poll Mode Driver (IPN3KE) is a user-mode driver for the Intel Ethernet Controller XL710 and Intel Arria 10 FPGA. This driver implements the `rte_ethdev` API. This Poll Mode Driver works with the Intel-provided FPGA factory image.

- The FPGA Device Driver (IFPGA Rawdev) binds to the Intel Arria 10 FPGA on the Intel FPGA PAC N3000. The IFPGA driver calls API functions that the Open Programmable Acceleration Engine (OPAE) User Mode Driver (UMD) exports to enumerate and discover the features of the FPGA and Accelerator Functional Unit (AFU). In addition, the `IFPGA_Rawdev` driver works in coordination with the Open Programmable Acceleration Engine (OPAE) share code to provide the following common FPGA management functions:
  - AFU identification
  - Thermal management
  - Retimer link status and statistics

- The Intel FPGA PAC N3000 supports the following Ethernet configurations:
  - 8x10 (4 lanes in each quad small form factor pluggable (QSFP), 40 GbE)
  - 2x2x25 (2 lanes in each QSFP, 25 GbE)
  - 4x25 (4 lanes in one of the QSFP, 25 GbE)

- The OPAE UMD provides interfaces for user space applications to configure, enumerate, open, and access Intel FPGA AFUs.

- The IFPGA bus provides a mechanism for AFU devices to register on the bus. The IFPGA bus logic compares the AFU universal unique identifier (UUID) to the UUIDs of registered AFU drivers. If a driver matches the AFU UUID, the AFU driver probe routine runs. The AFU driver for the default Intel-provided factory image loaded on the FPGA is IPN3KE PMD.

Figure 1. DPDK IFPGA Bus Scan
When the DPDK application runs, this application performs two scans:

- PCIe scan—A kernel module, such as `vfio-pci` driver, performs this scan. This scan is a legacy DPDK PCIe device scan which discovers the Intel Arria 10 FPGA as a PCIe device. This scan uses the `/sys` kernel interface to read the address space and map to the application space.

- AFU scan—This scan adds the AFU discovered to IFPGA bus. The `ifpga bus` scans the AFU device, identifies and then calls the corresponding AFU driver probe routine.

Figure 2. DPDK Line Side and Host Side Status Representation
The MACs inside the Intel Arria 10 FPGA connect to both line side and host side Ethernet ports. The line side port performs retiming and connects to the Ethernet network backbone. The host side port is the Intel Ethernet Controller XL710. DPDK software provides line side statistics and link status from the IPN3KE driver and gets the host side statistics from the XL710 Ethernet controller. The Ii40e PMD identifies the available XL710 ports and provides statistics by reading the XL710 MAC. The IPN3KE PMD probes the corresponding line side ports to get link status and statistics. The IPN3KE PMD probes the line side ports as port representors.

For a general overview of port-representors refer to Port Representors in Data Plane Development Kit 18.05.1 Release.

Related Information

- **Intel FPGA Programmable Acceleration Card N3000: Overview**
  For an overview the Intel FPGA PAC N3000 hardware and supported network function virtualization (NFV) applications.

- **Intel FPGA Programmable Acceleration Card N3000: Documentation**
  For a product brief, information on 5G requirements and solutions, and building a proof of concept segment router.

- **IPN3KE Poll Mode Driver**
  For information about the Intel Ethernet Controller XL710 and the Intel Arria 10 FPGA on the Intel FPGA PAC N3000.

- **IFPGA Rawdev Driver**
  For an overview of the IFPGA Rawdev Driver for the Intel Arria 10 FPGA.

- **DPDK 17.02.1**
  For information about the IFPGA bus interface.

- **DPDK - Contribute**
  For DPDK usage discussions, development discussions, and a bug archive.

- **DPDK Documentation**
  For comprehensive information about DPDK, including sample applications, programmer's guide, tools guide, and device drivers.

### 2.2. DPDK Intel FPGA PAC N3000 Software Components

The kernel space uses virtual function I/O (VFIO) to report PCIe resources to the user space. The VFIO driver advertises direct device access to the user space. Direct access to user space significantly reduces latency, increases bandwidth, and supports direct use of the BareMetal device driver.
The following components make up the DPDK Intel FPGA PAC N3000 stack. The code path is relative to $RTE_SDK which is the extracted DPDK 19.08 with the patch directory. Refer to the Intel Acceleration Stack User Guide Intel FPGA Programmable Acceleration Card N3000 for instructions on installing DPDK with the patch.

- The DPDK PCIe scan enumerates the PCIe bus during initialization.
- The OPAE hardware layer is a common hardware base abstraction layer. This abstraction layer provides hardware function calls and data structures for the FPGA, such as device feature list enumeration.
- The IFPGA base code specifies the FPGA hardware capability, including FPGA enumeration, and FPGA register access. The code is here: $RTE_SDK/drivers/raw/ifpga/base/
- The IFPGA bus is new in the DPDK. The DPDK software registers all AFU devices on this bus. The code is here: $RTE_SDK/drivers/bus/ifpga/
• The Rawdev library defines the raw device type for acceleration devices. For FPGAs the IFPGA Rawdev driver FPGA calls the API that the IFPGA exports to enumerate and discover the management engine (FME) and AFU region. The implementation is here: $RTE_SDK/drivers/raw/ifpga/ifpga_rawdev.c.

• The afu_device defines a data structure to describe the AFU device, providing access to functions such as memory-mapped I/O (MMIO) read and write.

• The IPN3KE PMD provides poll mode driver support for the Intel FPGA PAC N3000. The IPN3KE PMD implements functions that gather the XL710 host side link statistics by making function calls to I40e driver and gathers line side link status and statistics using IFPGA Rawdev driver. This driver is the Ether (Ethernet) driver shown in Figure 3 on page 8.

**Related Information**

• IFPGA Rawdev Driver
• I40E Poll Mode Driver
• Intel Acceleration Stack User Guide

2.3. FPGA Scan and Enumeration

The following sections describe the Intel FPGA PAC N3000 factory image layout and the functions that the OPAE implements in the user mode driver to abstract the features and functionality of the Intel Arria 10 FPGA.

The static region of the FPGA factory image contains a device feature list within the MMIO space. The software walks the feature list to enumerate the following resources and features.

• FME device
• AFU

The ifpga base code calls the ifpga_bus_enumerate() function to walk the device feature list. After enumeration completes, ifpga_hw data structure contains the FME device and device port information.

2.4. OPAE User Mode Driver

The ifpga rawdev driver, $RTE_SDK/drivers/raw/ifpga/ifpga_rawdev.c, defines the FPGA. This driver uses all the API functions described in this section to retrieve information from FPGA components.

The OPAE Hardware Layer API uses the IFPGA base code data structures defined in table below. These data structures abstract away the detailed hardware implementation to allow communication between IPN3KE User Mode Driver and FPGA base code. DPDK PMD or application can use the OPAE hardware layer API to communicate with the FPGA.
Figure 4. DPDK Software Applications Layered on OPAE Software and Hardware

![Diagram of DPDK Software Applications Layered on OPAE Software and Hardware]

Table 1. Intel FPGA Base Code Data Structures

<table>
<thead>
<tr>
<th>Data Structure Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>opae_fpga_adapter</td>
<td>Represents an FPGA device for user mode device drivers. The DPDK software uses this structure for FPGA enumeration.</td>
</tr>
<tr>
<td>opae_manager</td>
<td>Represents an FPGA management unit such as the FME. Stores information about FPGA functions such as thermal management, error reporting, and retimer status reporting.</td>
</tr>
<tr>
<td>opae_accelerator</td>
<td>Represents an Accelerator Function (AF).</td>
</tr>
<tr>
<td>opae_bridge</td>
<td>Provides a link between the FPGA Management Unit and AF.</td>
</tr>
</tbody>
</table>

Figure 5. OPAE Hardware Layer API Architecture

![Diagram of OPAE Hardware Layer API Architecture]
2.4.1. OPAE FPGA Adapter

The `opae_fpga_adapter` uses the following data structures and defines the function calls described below.

The $RTE_SDK/drivers/raw/ifpga_rawdev/base/opae_hw_api.h header file defines the following data structures.

```c
struct opae_adapter {
    const char *name;
    struct opae_manager *mgr;
    struct opae_accelerator_list acc_list;
    struct opae_adapter_ops *ops;
    void *data;
};
```

### Table 2. `opae_adapter` Struct Field Definitions

<table>
<thead>
<tr>
<th>Data Structure Field Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>name</td>
<td>A pointer to the name of the <code>opae_adapter</code>.</td>
</tr>
<tr>
<td>mgr</td>
<td>Pointer to the <code>opae_manager</code> data structure.</td>
</tr>
<tr>
<td>acc_list</td>
<td>A list of AFs.</td>
</tr>
<tr>
<td>ops</td>
<td>A pointer to struct <code>opae_adapter_ops</code> which defines operations that the OPAE adapter provides. The list of operations is dynamic.</td>
</tr>
<tr>
<td>data</td>
<td>A pointer to private data of the <code>opae_adapter</code>.</td>
</tr>
</tbody>
</table>

The OPAE PCIe adapter defines the following data structure.

```c
struct opae_adapter_data_pci {
    enum opae_adapter_type type;
    u16 device_id;
    u16 vendor_id;
    struct opae_reg_region region[PCI_MAX_RESOURCE];
    int vfio_dev_fd; /* VFIO device file descriptor */
};
```

The `opae_fpga_adapter` implements the following API functions:

### 2.4.1.1. `opae_adapter_init()`

**Prototype:**

```
int opae_adapter_init(struct opae_adapter *adapter, const char *name, void *data);
```

**Arguments:**

- `opae_adapter`: Pointer to the OPAE adapter.
- `name`: Pointer to a name.
- `data`: Pointer to associated data.

**Returns:**

Int.

**Description:**

Initializes an OPAE adapter instance.

**Related Defines**

```c
#define opae_adapter_free(adapter) opae_free(adapter)
```
2.4.1.2. opae_adapter_data_alloc()

Prototype: void *opae_adapter_data_alloc(enum opae_adapter_type type);

Arguments: opae_adapter_type: Specifies the adapter type. PCI is the only valid
opae_adapter_type.

Returns: Void.

Description: Allocates opae_adapter_data and passes opae_adapter_data to
opae_adapter_init().

Related Defines #define opae_adapter_data_free(data) opae_free(data)

2.4.1.3. opae_adapter_enumerate()

Prototype: int opae_adapter_enumerate(struct opae_adapter *adapter);

Arguments: opae_adapter: Pointer to the OPAE adapter.

Returns: Int.

Description: Reads the FPGA device feature list. When complete, the DPDK software has a list of the
available features.

Related Defines None.

2.4.1.4. opae_adapter_destroy()

Prototype: int opae_adapter_destroy(struct opae_adapter *adapter);

Arguments: opae_adapter: Pointer to the OPAE adapter.

Returns: Void

Description: Destroys the OPAE adapter.

Defines None.

2.4.2. OPAE Manager

OPAE Data Structures

The $RTE_SDK/drivers/raw/ifpga_rawdev/base/opae_hw_api.h header file defines the following data structures.

```c
struct opae_manager {
    const char *name;
    struct opae_adapter *adapter;
    struct opae_manager_ops *ops;
    struct opae_manager_networking_ops *network_ops;
    void *data;
};
```

Table 3. opae_manager Struct Field Definitions

<table>
<thead>
<tr>
<th>Data Structure Field Names</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>name</td>
<td>A pointer to the name of the opae_manager.</td>
</tr>
<tr>
<td>adapter</td>
<td>A pointer to the opae_adapter data structure.</td>
</tr>
</tbody>
</table>

continued...
### Data Structure Field Names

<table>
<thead>
<tr>
<th>Field Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ops</td>
<td>A pointer to the opae_manager_ops data structure which defines the operations that the OPAE manager provides:</td>
</tr>
<tr>
<td></td>
<td>struct opae_manager_ops { int (*flash)(struct opae_manager *mgr, int id, const char *buffer, u32 size, u64 *status); int (*get_eth_group_region_info)(struct opae_manager *mgr, struct opae_eth_group_region_info *info); int (*get_sensor_value)(struct opae_manager *mgr, struct opae_sensor_info *sensor, unsigned int *value); int (*get_board_info)(struct opae_manager *mgr, struct opae_board_info **info); }</td>
</tr>
<tr>
<td>opae_manager_networking_ops</td>
<td>A pointer to the opae_manager_networking_ops data structure which defines the networking functions required for networking on the Intel FPGA PAC N3000:</td>
</tr>
<tr>
<td></td>
<td>struct opae_manager_networking_ops { int (*read_mac_rom)(struct opae_manager *mgr, int offset, void *buf, int size); int (*write_mac_rom)(struct opae_manager *mgr, int offset, void *buf, int size); int (*get_eth_group_nums)(struct opae_manager *mgr); int (*get_eth_group_info)(struct opae_manager *mgr, u8 group_id, struct opae_eth_group_info *info); int (*get_retimer_info)(struct opae_manager *mgr, struct opae_retimer_info *info); int (*get_retimer_status)(struct opae_manager *mgr, struct opae_retimer_status *status); }</td>
</tr>
<tr>
<td>data</td>
<td>A pointer to opae_manager private data.</td>
</tr>
</tbody>
</table>

The OPAE manager exports the following API functions:

#### 2.4.2.1. opae_manager_alloc()

**Prototype:**

```
opae_manager_alloc(const char *name, struct opae_manager_ops *ops, void *data);
```

**Arguments:**

- **name**: A pointer to an identifying name.
- **opae_manager_ops**: A pointer to the opae_manager_ops data structure which defines operations that the OPAE manager provides:

```
struct opae_manager_ops { int (*flash)(struct opae_manager *mgr, int id, const char *buffer, u32 size, u64 *status); int (*get_eth_group_region_info)(struct opae_manager *mgr, struct opae_eth_group_region_info *info); int (*get_sensor_value)(struct opae_manager *mgr, struct opae_sensor_info *sensor, unsigned int *value); int (*get_board_info)(struct opae_manager *mgr, struct opae_board_info **info); }
```

- **data**: A pointer to private data.

**Returns:**

- **opae_manager**.

**Description:**

Initializes an OPAE manager instance.

**Related Defines**

```
#define opae_manager_free(mgr) opae_free(mgr)
```
2.4.2.2. opae_manager_flash()

Prototype:

```c
int opae_manager_flash(struct opae_manager *mgr, int id, void *buf, u32 size, u64 *status);
```

Arguments:

- name: A pointer to the `opae_manager`
- id: An ID.
- buf: A pointer to a buffer.
- size: The size of the buffer which is the size of the configuration bitstream.
- status: The hardware status, including the PR error code when the return value is -EIO.

Returns:

Int.

Description:

Store a configuration bitstream for FPGA reconfiguration in flash memory using the `opae_manager`. The Intel FPGA PAC N3000 does not support partial reconfiguration (PR).

Related Defines:

None.

2.4.2.3. opae_manager_get_eth_group_region_info()

Prototype:

```c
int opae_manager_get_eth_group_region_info(struct opae_manager *mgr, u8 group_id, struct opae_eth_group_region_info *info);
```

Arguments:

- name: A pointer to the `opae_manager`
- group_id: An ID of for the Ethernet group.
- opae_eth_group_region_info: A pointer to the data structure containing Ethernet sensor information.

Returns:

Int.

Description:

Get information about Ethernet groups.

Related Defines:

None.

2.4.2.4. Sensor Information

The Intel MAX® 10 Board Management Controller monitors approximately 19 sensors. The OPAE Manager enumerates all the sensors and adds the sensors to a global list. The FPGA reads this information through its SPI interface.

The following data structure describes the sensor info:

```c
struct opae_sensor_info {
    TAILQ_ENTRY(opae_sensor_info) node;
    const char *name;
    const char *type;
    unsigned int id;
    unsigned int high_fatal;
    unsigned int high_warn;
    unsigned int low_fatal;
    unsigned int low_warn;
    unsigned int hysteresis;
    unsigned int multiplier;
    unsigned int flags;
};
```
Table 4.  opae_sensor_info Fields

<table>
<thead>
<tr>
<th>Data Structure Field Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>name</td>
<td>A pointer to the name of the sensor.</td>
</tr>
<tr>
<td>type</td>
<td>The sensor type, such as temperature sensor or voltage sensor.</td>
</tr>
<tr>
<td>id</td>
<td>The Intel FPGA PAC N3000 hardware ID for this sensor.</td>
</tr>
<tr>
<td>high_fatal</td>
<td>Specifies a fatal threshold for a sensor.</td>
</tr>
<tr>
<td>high_warn</td>
<td>Specifies a warning threshold for a sensor.</td>
</tr>
<tr>
<td>low_fatal</td>
<td>Specifies the low fatal threshold for a sensor.</td>
</tr>
<tr>
<td>low_warn</td>
<td>Specifies the low warning threshold for a sensor.</td>
</tr>
<tr>
<td>hysteresis</td>
<td>Specifies the hysteresis of a sensor.</td>
</tr>
<tr>
<td>multiplier</td>
<td>Specifies the multiplier for a sensor.</td>
</tr>
<tr>
<td>flags</td>
<td>Specifies sensor flags.</td>
</tr>
<tr>
<td>value</td>
<td>Specifies sensor data.</td>
</tr>
<tr>
<td>value_reg</td>
<td>Specifies the sensor register in the Intel MAX 10 device.</td>
</tr>
</tbody>
</table>

2.4.2.5. opae_mgr_get_sensor_value_by_name()

Prototype:  
int opae_mgr_get_sensor_value_by_name(struct opae_manager *mgr, const char *name, unsigned int *value);

Arguments:  
mgr: A pointer to the opae_manager.
name: A pointer to the name of the sensor.
value: A pointer to the value of the sensor.

Returns:  
Int.

Description:  
Gets the value of the specified sensor by looking up the name in the global sensor list.

Related Defines  
None.

2.4.2.6. opae_mgr_get_sensor_value_by_id()

Prototype:  
int opae_mgr_get_sensor_value_by_id(struct opae_manager *mgr, unsigned int id, unsigned int *value);

Arguments:  
name: A pointer to the opae_manager.
name: A pointer to the ID of the sensor.
value: A pointer to the value of the sensor.

Returns:  
Int.

Description:  
Gets the value of the specified sensor by looking up the ID in the global sensor list.

Related Defines  
None.
2.4.2.7. opae_mgr_get_sensor_value()

Prototype:

```c
int opae_mgr_get_sensor_value(struct opae_manager *mgr, struct opae_sensor_info *sensor, unsigned int *value);
```

Arguments:

- `mgr`: A pointer to the `opae_manager`.
- `sensor`: A pointer to the `opae_sensor_info` struct.
- `value`: A pointer to the sensor value.

Returns:

Int.

Description:

Gets the value of the specified sensor using the `opae_sensor_info` struct.

Related Defines

None.

2.4.2.8. opae_manager_networking_ops

The `opae_manager_networking_ops` data structure includes all functions required for networking operations on the Intel FPGA PAC N3000, including the following operations:

- Reading Ethernet group registers
- Reading the link speed
- Reading the link status

The `opae_manager_networking_ops` incorporates the following API functions:

```c
struct opae_manager_networking_ops {
    int (*read_mac_rom)(struct opae_manager *mgr, int offset, void *buf, int size);
    int (*write_mac_rom)(struct opae_manager *mgr, int offset, void *buf, int size);
    int (*get_eth_group_nums)(struct opae_manager *mgr);
    int (*get_eth_group_info)(struct opae_manager *mgr, u8 group_id, struct opae_eth_group_info *info);
    int (*eth_group_reg_read)(struct opae_manager *mgr, u8 group_id, u8 type, u8 index, u16 addr, u32 *data);
    int (*eth_group_reg_write)(struct opae_manager *mgr, u8 group_id, u8 type, u8 index, u16 addr, u32 data);
    int (*get_retimer_info)(struct opae_manager *mgr, struct opae_retimer_info *info);
    int (*get_retimer_status)(struct opae_manager *mgr, struct opae_retimer_status *status);
};
```

The following table summarizes the information that these API functions read or write.

### Table 5. Networking API Functions

<table>
<thead>
<tr>
<th>Function</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>read_mac_rom</code></td>
<td>Read raw data from the I2C EEPROM.</td>
</tr>
<tr>
<td><code>write_mac_rom</code></td>
<td>Write raw data to the MAC ROM.</td>
</tr>
<tr>
<td><code>get_eth_group_nums</code></td>
<td>Get the numbers of the Ethernet group.</td>
</tr>
<tr>
<td><code>get_eth_group_info</code></td>
<td>Get the configuration information of an Ethernet group.</td>
</tr>
<tr>
<td><code>eth_group_reg_read</code></td>
<td>Read the register of the Ethernet group.</td>
</tr>
</tbody>
</table>

continued...
Function | Description
--- | ---
eth_group_reg_write | Write the register of the Ethernet group.
get_retimer_info | Get retimer information.
get_retimer_status | Get retimer link status information.

For more information about Ethernet groups, refer to *Ethernet Group and Retimer API*.

### Related Information
*Ethernet Group and Retimer API* on page 25

#### 2.4.3. OPAE Accelerator

The OPAE `opae_accelerator` uses the following data structures that `RTE_SDK/drivers/raw/ifpga_rawdev/base/opae_hw_api.h` defines.

```c
struct opae_accelerator {
    TAILQ_ENTRY(opae_accelerator) node;
    const char *name;
    int index;
    struct opae_bridge *br;
    struct opae_manager *mgr;
    struct opae_accelerator_ops *ops;
    void *data;
};
```

<table>
<thead>
<tr>
<th>Data Structure Field Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>name</td>
<td>A pointer to the name of the <code>opae_accelerator</code>.</td>
</tr>
<tr>
<td>index</td>
<td>An index value specifying an Ethernet port.</td>
</tr>
<tr>
<td>br</td>
<td>A pointer to the <code>opae_bridge</code> data structure:</td>
</tr>
</tbody>
</table>
|                           | - struct opae_bridge {
|                           |    const char *name;
|                           |    int id;
|                           |    struct opae_accelerator *acc;
|                           |    struct opae_bridge_ops *ops;
|                           |    void *data;
|                           | }; |
| mgr                       | A pointer to the `opae_manager` data structure: |
|                           | - struct opae_manager {
|                           |    const char *name;
|                           |    struct opae_adapter *adapter;
|                           |    struct opae_manager_ops *ops;
|                           |    struct opae_manager_networking_ops *network_ops;
|                           |    void *data;
|                           | }; |
| ops                       | A pointer to the `opae_accelerator_ops` data structure which defines the operations that the OPAE accelerator provides: |
|                           | - struct opae_accelerator_ops {
|                           |    int (*read)(struct opae_accelerator *acc, unsigned int region_idx, u64 offset, unsigned int byte, void *data);
|                           |    int (*write)(struct opae_accelerator *acc, unsigned int region_idx, u64 offset, unsigned int byte, void *data);
|                           |    int (*get_info)(struct opae_accelerator *acc, struct opae_acc_info *info);
|                           |    int (*get_region_info)(struct opae_accelerator *acc, |

*continued...*
The opae_accelerator implements the following API functions:

### 2.4.3.1. opae_accelerator_alloc()

**Prototype:**
```c
opae_accelerator_alloc(const char *name, struct opae_accelerator_ops *ops, void *data);
```

**Arguments:**
- `name`: A pointer to the name of this accelerator.
- `opae_accelerator_ops`: A pointer to the opae_accelerator_ops data structure which defines the operations that the OPAE provides:

```c
struct opae_accelerator_ops {
    int (*read)(struct opae_accelerator *acc, unsigned int region_idx, u64 offset, unsigned int byte, void *data);
    int (*write)(struct opae_accelerator *acc, unsigned int region_idx, u64 offset, unsigned int byte, void *data);
    int (*get_info)(struct opae_accelerator *acc, struct opae_accel_info *info);
    int (*get_region_info)(struct opae_accelerator *acc, struct opae_acc_region_info *info);
    int (*get_uuid)(struct opae_accelerator *acc, struct uuid *uuid);
};
```

- `data`: A pointer to private data.

**Returns:** Void.

**Description:** Initializes an OPAE manager instance.

**Related Defines**
```
#define opae_accelerator_free(acc) opae_free(acc)
```

### 2.4.3.2. opae_acc_get_uuid()

**Prototype:**
```c
int opae_acc_get_uuid(struct opae_accelerator *acc, struct uuid *uuid);
```

**Arguments:**
- `acc`: A pointer to the opae_accelerator.

```c
struct opae_accelerator {
    TAILQ_ENTRY(opae_accelerator) node;
    const char *name;
    int index;
    struct opae_bridge *br;
    struct opae_manager *mgr;
    struct opae_accelerator_ops *ops;
    void *data;
};
```

- `uuid`: A pointer to uuid struct:

```c
struct uuid {
    u8 b[16];
};
```

**Returns:** Int.

**Description:** Get an accelerator UUID.
2.4.3.3. opae_acc_get_region_info()

Prototype:

```
int opae_acc_get_region_info(struct opae_accelerator *acc, struct opae_acc_info *info);
```

Arguments:

- **acc**: A pointer to the `opae_accelerator` struct.

```c
struct opae_accelerator {
    TAILQ_ENTRY(opae_accelerator) node;
    const char *name;
    int index;
    struct opae_bridge *br;
    struct opae_manager *mgr;
    struct opae_accelerator_ops *ops;
    void *data;
};
```

- **info**: A pointer to `opae_acc_region_info` struct:

```c
struct opae_acc_region_info {
    u32 flags;
    #define ACC_REGION_READ (1 << 0)
    #define ACC_REGION_WRITE (1 << 1)
    #define ACC_REGION_MMIO (1 << 2)
    u32 index;
    u64 phys_addr;
    u64 len;
    u8 *addr;
};
```

Returns:

Int.

Description:

Get accelerator memory region information that populates the `opae_acc_region_info` data structure.

2.4.3.4. opae_acc_get_info()

Prototype:

```
int opae_acc_get_info(struct opae_accelerator *acc, struct opae_acc_info *info);
```

Arguments:

- **acc**: A pointer to the `opae_accelerator` struct.

```c
struct opae_accelerator {
    TAILQ_ENTRY(opae_accelerator) node;
    const char *name;
    int index;
    struct opae_bridge *br;
    struct opae_manager *mgr;
    struct opae_accelerator_ops *ops;
    void *data;
};
```

- **info**: A pointer to `opae_acc_info` data structure:

```c
struct opae_acc_info {
    unsigned int num_regions;
    unsigned int num_irqs;
};
```

Returns:

Int.

Description:

Get information about this accelerator. The `opae_acc_info` stores this information.
2.4.4. OPAE Bridge

The `RTE_SDK/drivers/raw/ifpga/base/opae_hw_api.h` header file defines the following `opae_bridge` data structures.

```c
struct opae_bridge {
    const char *name;
    int id;
    struct opae_accelerator *acc;
    struct opae_bridge_ops *ops;
    void *data;
};
```

**Table 7. opae_bridge Struct Field Definitions**

<table>
<thead>
<tr>
<th>Data Structure Field Names</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>name</td>
<td>A pointer to the <code>opae_manager</code> name.</td>
</tr>
<tr>
<td>id</td>
<td>The index of the port number.</td>
</tr>
<tr>
<td>acc</td>
<td>A pointer to the <code>opae_accelerator</code> data structure:</td>
</tr>
</tbody>
</table>
|                           | struct opae_bridge {
|                           |    const char *name;
|                           |    int id;
|                           |    struct opae_accelerator *acc;
|                           |    struct opae_bridge_ops *ops;
|                           |    void *data;
|                           |}; |
| ops                       | A pointer to the `opae_bridge_ops` which defines operations that the OPAE bridge provides: |
|                           | struct opae_bridge_ops {
|                           |    int (*reset)(struct opae_bridge *br);
|                           | }; |
| data                      | A pointer to private data of the `opae_bridge`. |

The OPAE bridge exports the following API.

2.4.4.1. `opae_bridge_alloc()`

**Prototype:**

```c
struct opae_bridge * opae_bridge_alloc(const char *name, struct opae_bridge_ops *ops, void *data);
```

**Arguments:**

- `name`: A pointer to a name.
- `ops`: A pointer to the `opae_bridge_ops` which defines operations that the OPAE bridge provides:

```c
struct opae_bridge_ops {
    int (*reset)(struct opae_bridge *br);
};
```
- `data`: A pointer to private data.

**Returns:**

`opae_bridge`.

**Description:**

Initializes an OPAE bridge instance.

**Related Defines**

```c
#define opae_bridge_free(br) opae_free(br)
```
2.4.4.2. opae_bridge_reset()

<table>
<thead>
<tr>
<th>Prototype:</th>
<th>int opae_bridge_reset(struct opae_bridge *br);</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments:</td>
<td>br: A pointer to the opae_bridge data structure:</td>
</tr>
<tr>
<td></td>
<td>- struct opae_bridge {</td>
</tr>
<tr>
<td></td>
<td>const char *name;</td>
</tr>
<tr>
<td></td>
<td>int id;</td>
</tr>
<tr>
<td></td>
<td>struct opae_accelerator *acc;</td>
</tr>
<tr>
<td></td>
<td>struct opae_bridge_ops *ops;</td>
</tr>
<tr>
<td></td>
<td>void *data;</td>
</tr>
<tr>
<td>Returns:</td>
<td>Int.</td>
</tr>
<tr>
<td>Description:</td>
<td>Resets the port and accelerator.</td>
</tr>
<tr>
<td>Related Defines:</td>
<td>#define opae_bridge_free(br) opae_free(br)</td>
</tr>
</tbody>
</table>

2.5. OPAE User Mode Driver API Summary

Here is a summary of the OPAE User Mode Driver. The drivers/raw/ifpga/base/opae_hw_api.h header file defines this API.

**OPAE Adapter API**

- `opae_adapter_free(adapter)`
- `int opae_adapterEnumerate(struct opae_adapter *adapter);`
- `void opae_adapterDestroy(struct opae_adapter *adapter);`
- `void *opae_adapter_data_alloc(enum opae_adapter_type type);`

**OPAE Manager API**

- `struct opae_manager *opae_manager_alloc(const char *name, struct opae_manager_ops *ops, struct opae_manager_networking_ops *network_ops, void *data);`
- `opae_manager_free(mgr)`
- `int opae_manager_get_eth_group_region_info(struct opae_manager *mgr, u8 group_id, struct opae_eth_group_region_info *info);`
- `struct opae_sensor_info *opae_mgr_get_sensor_by_name(struct opae_manager *mgr, const char *name);`
- `struct opae_sensor_info *opae_mgr_get_sensor_by_id(struct opae_manager *mgr, unsigned int id);`
- `int opae_mgr_get_sensor_value_by_name(struct opae_manager *mgr, const char *name, unsigned int *value);`
- `int opae_mgr_get_sensor_value_by_id(struct opae_manager *mgr, unsigned int id, unsigned int *value);`
- `int opae_mgr_get_sensor_value(struct opae_manager *mgr, struct opae_sensor_info *sensor, unsigned int *value);`
2. Data Plane Development Kit Overview

2.5.1. Example Code

The IFPGA Rawdev Driver, drivers/raw/ifpga/ifpga_rawdev.c, demonstrates how the OPAE User Mode Driver to use the APIs.
3. IFPGA Base Code Design

The IFPGA base driver provides an API for enumeration and a data structure for the enumeration result.

The Intel FPGA factory image implements a static region called the FPGA Interface Unit (FIU). This static region can have different features. To discover the FIU features, the IFPGA driver walks through the device feature list in the Intel Arria 10 FPGA device memory.

In the example below, after enumeration, the IFPGA code finds the FIU, port, accelerator and their sub features. The ifpga_hw data structure stores this information.

Figure 6. IFPGA Hardware Feature List

![IFPGA Hardware Feature List Diagram]

The ifpga_hw data structure stores this information.

```c
struct ifpga_hw {
    struct opae_adapter *adapter;
    struct opae_adapter_data_pci *pci_data;
    struct ifpga_fme_hw fme;
    struct ifpga_port_hw port[MAX_FPGA_PORT_NUM];
};
```

3.1. FPGA Management

The FPGA management engine has different subfeatures to enable different functionality such as thermal monitoring and error reporting.
The `struct feature_driver fme_feature_drvs[]` in `$RTE_SDK/ifpga/base/ifpga_feature_dev.c` initializes all the subfeatures that FPGA management engine supports. Each of these subfeatures enables a set of operations. The operations have their own data structures defined in `$RTE_SDK/ifpga/base/ifpga_fme.c`.

The `ifpga_fme_hw` data structure stores this information.

```c
struct ifpga_fme_hw {
    enum ifpga_fme_state state;
    struct ifpga_feature_list feature_list;
    spinlock_t lock; /* protect hardware access */
    void *parent; /* pointer to ifpga_hw */
    /* provided by HEADER feature */
    u32 port_num;
    struct uuid bitstream_id;
    u64 bitstream_md;
    size_t pr_bandwidth;
    u32 socket_id;
    u32 fabric_version_id;
    u32 cache_size;
    u32 capability;
};
```

### 3.2. Accelerator Access and Control

The port hardware consists of an AFU subfeature to provide MMIO region access to the actual AFU.

The `ifpga_port_hw` data structure stores this information.

```c
struct ifpga_port_hw {
    enum ifpga_port_state state;
    struct ifpga_feature_list feature_list;
    spinlock_t lock; /* protect access to hw */
    void *parent; /* pointer to ifpga_hw */
    int port_id; /* from HEADER feature */
    struct uuid afu_id; /* provided by User AFU feature */
    unsigned int disable_count;
    u32 capability;
    u32 num_umsgs; /* The number of allocated umsgs */
    u32 num_uafu_irqs; /* The number of uafu interrupts */
    u8 *stp_addr;
    u32 stp_size;
};
```
4. Ethernet Group and Retimer API

The Intel FPGA PAC N3000 defines two Ethernet groups. One group connects to the Intel Ethernet Controller XL710. The other group connects to the retimer. Each Ethernet group supports both the MAC and the PHY components.

Figure 7. Retimer and Line-Side Connectivity for 8x10 GbE

The following figure illustrates the high-level connectivity for retiming when you select 8x10 GbE mode.

The 8x10G mode datapath includes the following components:
- Two retimers for 10 GbE each connected to 4 channels on the Intel Arria 10 FPGA
- Two Intel Ethernet Controller XL710s for 10 GbE, each connected to 4 channels on the Intel Arria 10 FPGA

The following figure illustrates the high-level connectivity for retiming when you select 2x2x25 GbE mode.
The 2x2x25 GbE mode includes the following components for retiming:

- Two retimers for 25 GbE
- Two Intel Ethernet Controller XL710 for 2x40 GbE
- Two ports connected to each retimer
- Two ports connected to each Intel Ethernet Controller XL710

The following data structures store Ethernet group information:

```c
struct opae_eth_group_info {
    u8 group_id;
    u8 speed;
    u8 nums_of_phy;
    u8 nums_of_mac;
};
```

### Table 8. opae_eth_group_info Struct Field Definitions

<table>
<thead>
<tr>
<th>Data Structure Field Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>group_id</td>
<td>The group index id. The following values are valid for 8x10 GbE mode:</td>
</tr>
<tr>
<td></td>
<td>• 0: The Ethernet group that connects to the retimers</td>
</tr>
<tr>
<td></td>
<td>• 1: The Ethernet group that connects to the XL710.</td>
</tr>
<tr>
<td>speed</td>
<td>The supported speed of an Ethernet group. For example, on 2x2x25 GbE mode,</td>
</tr>
<tr>
<td></td>
<td>group 0 supports 25 GbE and group 1 supports 40 GbE.</td>
</tr>
<tr>
<td>nums_of_phy</td>
<td>The number of PHYs in this group. For 8x10 GbE, there are 8 PHYs and MACs</td>
</tr>
<tr>
<td></td>
<td>in each group. For 2x2x25 GbE, there are 4 PHYs and 4 MACs in each group.</td>
</tr>
<tr>
<td>nums_of_macs</td>
<td>The number of MACs in this group. For 8x10 GbE, there are 8 PHYs and MACs</td>
</tr>
<tr>
<td></td>
<td>in each group. For 2x4x25 GbE, there are 4 PHYs and 4 MACs in each group.</td>
</tr>
</tbody>
</table>

```c
struct opae_eth_group_region_info {
    u8 group_id;
    u64 phys_addr;
    u64 len;
    u8 *addr;
    u8 mem_idx;
};
```
Table 9. opae_eth_group0_region_info Struct Field Definitions

<table>
<thead>
<tr>
<th>Data Structure Field Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>group_id</td>
<td>The group id for this register region.</td>
</tr>
<tr>
<td>phys_addr</td>
<td>The start physical address of this register region.</td>
</tr>
<tr>
<td>len</td>
<td>The length of this region.</td>
</tr>
<tr>
<td>addr</td>
<td>The virtual address of this region.</td>
</tr>
<tr>
<td>mem_idx</td>
<td>The memory index of the AFU.</td>
</tr>
</tbody>
</table>

The Ethernet group and retimer export the following API functions:

Related Information

opae_manager_networking_ops on page 16

4.1. opae_manager_get_eth_group_nums()

Prototype: int opae_manager_get_eth_group_nums(struct opae_manager *mgr,);

Arguments:
- name: A pointer to the opae_manager.

Returns: Int.

Description: Returns the number of Ethernet groups.

Related Defines: None.

4.2. opae_manager_get_eth_group_info()

Prototype: int opae_manager_get_eth_group_info(struct opae_manager *mgr, u8 group_id, struct opae_eth_group_info *info);

Arguments:
- mgr: A pointer to the opae_manager for the Ethernet group.
- group_id: The group ID index which is 0 for retimers and 1 for the XL710.
- A pointer to the opae_eth_group_info: data structure.
  ```c
  struct get_eth_group_info {
    u8 group_id;
    u8 speed;
    u8 nums_of_phy;
    u8 nums_of_mac;
  }
  ```

Returns: Int.

Description: Get the configuration information for an Ethernet group.

Related Defines: None.
### 4.3. opae_manager_eth_group_write_reg()

**Prototype:**

```c
int opae_manager_eth_group_write_reg(struct opae_manager *mgr, u8 group_id, u8 type, u8 index, u16 addr, u32 *data); 
```

**Arguments:**

- **name:** A pointer to the `opae_manager` for the Ethernet group.
- **group_id:** The group ID index which is 0 for retimers and 1 for the XL710.
- **type:** The Ethernet type, MAC or PHY.
- **index:** Port index for the Ethernet group device.
- **addr:** Register address of the Ethernet group.
- **data:** The write data content.

**Returns:**

Int.

**Description:**

Writes registers in the PHY and MAC specified. This function is available to both AFU driver and client applications.

**Related Defines:**

None.

### 4.4. opae_manager_eth_group_read_reg()

**Prototype:**

```c
int opae_manager_group_eth_read_reg(struct opae_manager *mgr, u8 group_id, u8 index, u8 type, u16 addr, u32 *data); 
```

**Arguments:**

- **name:** A pointer to the `opae_manager` for the Ethernet group.
- **group_id:** The group ID index which is 0 for retimers and 1 for the XL710.
- **type:** The Ethernet type, MAC or PHY.
- **index:** Port index for the Ethernet group device.
- **addr:** Register address of the Ethernet group.
- **data:** For reads, this is the buffer for the data read.

**Returns:**

Int.

**Description:**

Reads registers in the PHY and MAC specified. This function is available to both AFU driver and client applications.

**Related Defines:**

None.
4.5. opae_manager_get_eth_group_region_info()

Prototype:

```
int opae_manager_get_eth_group_region_info(struct opae_manager *mgr,
               u8 group_id, struct opae_eth_group_region_info *info);
```

Arguments:

- `name`: A pointer to the `opae_manager` for flash memory.
- `group_id`: The Ethernet group ID.
- `opae_eth_group_region_info`: A pointer to the `opae_eth_group_region_info` data structure.

Returns:

Int.

Description:

Returns register region information for specific Ethernet group.

Related Defines:

None.

4.6. Data Structures for Retiming

The following data structures provide information about the Intel Ethernet Controller XL710 and retimers.

**opae_retimer_info**

```c
/* retimer info */
struct opae_retimer_info {
  unsigned int nums_retimer;
  unsigned int ports_per_retimer;
  unsigned int nums_fvl;
  unsigned int ports_per_fvl;
  enum retimer_speed support_speed;
};
```

Table 10. opae_retimer_info Struct Field Definitions

<table>
<thead>
<tr>
<th>Data Structure Field Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td><code>nums_retimer</code></td>
<td>The number of retimers on the Intel FPGA PAC N3000. For 8x10 GbE mode this value is 2.</td>
</tr>
<tr>
<td><code>ports_per_retimer</code></td>
<td>The number of ports for each retimer. For 8x10 GbE mode this value is 4.</td>
</tr>
<tr>
<td><code>nums_fvl</code></td>
<td>The number of Intel Ethernet Controller XL710 devices on the Intel FPGA PAC N3000. For 8x10 GbE mode this value is 2.</td>
</tr>
<tr>
<td><code>ports_per_fv</code></td>
<td>The number of ports on each Intel Ethernet Controller XL710. For 8x10 GbE mode, this value is 4.</td>
</tr>
<tr>
<td><code>support_speed</code></td>
<td>The speed of the retimers. For 8x10 GbE mode this value is 10 GbE.</td>
</tr>
</tbody>
</table>

**retimer_speed enumeration**

```c
/* retimer speed */
enum retimer_speed {
  MXD_1GB = 1,
  MXD_2_5GB = 2,
  MXD_5GB = 5,
  MXD_10GB = 10,
};
```
opae_retimer_status

This data structure stores the link status of retimers.

```c
/* retimer status*/
struct opae_retimer_status {
    enum retimer_speed speed;
    unsigned int line_link_bitmap;
    /*
     * retimer line link status bitmap:
     * bit 0: Retimer0 Port0 link status
     * bit 1: Retimer0 Port1 link status
     * bit 2: Retimer0 Port2 link status
     * bit 3: Retimer0 Port3 link status
     * bit 4: Retimer1 Port0 link status
     * bit 5: Retimer1 Port1 link status
     * bit 6: Retimer1 Port2 link status
     * bit 7: Retimer1 Port3 link status
     */
};
```

### Table 11. opae_retimer_status Struct Field Definitions

<table>
<thead>
<tr>
<th>Data Structure Field Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>speed</td>
<td>Supported speed for retiming.</td>
</tr>
<tr>
<td>line_link_bitmap</td>
<td>The retiming line side link status. The line_link_bitmap is a bitmap variable.</td>
</tr>
</tbody>
</table>

#### 4.7. opae_manager_get_retimer_info()

**Prototype:**

```c
int opae_manager_get_retimer_info(struct opae_manager *mgr, u8 group_id, struct opae_retimer_info *info);
```

**Arguments:**

- `name`: A pointer to the opae_manager for retiming.
- `opae_retimer_status`: A pointer to the opae_retimer_info data structure.

```c
struct opae_retimer_info {
    unsigned int nums_retimer;
    unsigned int ports_per_retimer;
    unsigned int nums_fvl;
    unsigned int ports_per_fvl;
    enum retimer_speed support_speed;
};
```

**Returns:**

Int.

**Description:**

This function returns retimer information.

**Related Defines**

None.
### 4.8. opae_manager_get_retimer_status()

<table>
<thead>
<tr>
<th>Prototype</th>
<th>int opae_manager_get_retimer_status(struct opae_manager *mgr, struct opae_retimer_status *status);</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arguments</td>
<td>name: A pointer to the opae_manager for retiming.</td>
</tr>
<tr>
<td></td>
<td>opae_retimer_status: A pointer to the opae_retimer_status data structure:</td>
</tr>
<tr>
<td></td>
<td>struct opae_retimer_status {</td>
</tr>
<tr>
<td></td>
<td>enum retimer_speed speed;</td>
</tr>
<tr>
<td></td>
<td>unsigned int line_link_bitmap;</td>
</tr>
<tr>
<td>Returns</td>
<td>Int.</td>
</tr>
<tr>
<td>Description</td>
<td>Returns information about the link status and speed of the retimer.</td>
</tr>
<tr>
<td>Related Defines</td>
<td>None.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Document Version</th>
<th>Intel Acceleration Stack Version</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>2019.12.06</td>
<td>1.1</td>
<td>Initial release.</td>
</tr>
</tbody>
</table>