EN6337QI 3A PowerSoC
Step-Down DC-DC Switching Converter with Integrated Inductor

DESCRIPTION
The EN6337QI is an Intel® Enpirion® Power System on a Chip (PowerSoC) DC-DC converter. It integrates the inductor, MOSFET switches, small-signal circuits and compensation in an advanced 4mm x 7mm x 1.85mm 38-pin QFN package.

The EN6337QI is specifically designed to meet the precise voltage and fast transient requirements of present and future high-performance, low-power processor, DSP, FPGA, memory boards and system level applications in distributed power architecture. The device's advanced circuit techniques, ultra high switching frequency, and proprietary integrated inductor technology deliver high-quality, ultra compact, non-isolated DC-DC conversion.

Intel Enpirion Power Solutions significantly help in system design and productivity by offering greatly simplified board design, layout and manufacturing requirements. In addition, a reduction in the number of components required for the complete power solution helps to enable an overall system cost saving.

All Enpirion products are RoHS compliant and lead-free manufacturing environment compatible.

FEATURES
- Integrated Inductor, MOSFETs, Controller
- Up to 3A Continuous Operating Current
- High Efficiency (Up to 95%)
- Frequency Synchronization to External Clock
- Input Voltage Range (2.5V to 6.6V)
- Programmable Light Load Mode
- Optimized Total Solution Size (75mm²)
- Output Enable Pin and Power OK
- Programmable Soft-Start
- Thermal Shutdown, Over-Current, Short Circuit, and Under-Voltage Protection
- RoHS Compliant, MSL Level 3, 260°C Reflow

APPLICATIONS
- Point of Load Regulation for Low-Power, ASICs Multi-Core and Communication Processors, DSPs, FPGAs and Distributed Power Architectures
- Beat Frequency/Noise Sensitive Applications

Figure 1: Simplified Applications Circuit
Figure 2: Highest Efficiency in Smallest Solution Size
**ORDERING INFORMATION**

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Package Markings</th>
<th>$T_J$ (°C)</th>
<th>Package Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>EN6337QI</td>
<td>EN6337QI</td>
<td>-40°C to +125°C</td>
<td>38-pin (4mm x 7mm x 1.85mm) QFN</td>
</tr>
<tr>
<td>EVB-EN6337QI</td>
<td>EN6337QI</td>
<td></td>
<td>QFN Evaluation Board</td>
</tr>
</tbody>
</table>

**Packing and Marking Information:** https://www.altera.com/support/quality-and-reliability/packing.html

**PIN FUNCTIONS**

*Figure 3: Pin Diagram (Top View)*

**NOTE A:** NC pins are not to be electrically connected to each other or to any external signal, ground or voltage. However, they must be soldered to the PCB. Failure to follow this guideline may result in part malfunction or damage.

**NOTE B:** Shaded area highlights exposed metal below the package that is not to be mechanically or electrically connected to the PCB. Refer to Figure 11 for details.

**NOTE C:** White ‘dot’ on top left is pin 1 indicator on top of the device package.
## PIN DESCRIPTIONS

<table>
<thead>
<tr>
<th>PIN</th>
<th>NAME</th>
<th>TYPE</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1, 2, 12, 34-38</td>
<td>NC(SW)</td>
<td>-</td>
<td>NO CONNECT – These pins are internally connected to the common switching node of the internal MOSFETs. They are not to be electrically connected to any external signal, ground, or voltage. Failure to follow this guideline may result in damage to the device.</td>
</tr>
<tr>
<td>3-4, 22-25</td>
<td>NC</td>
<td>-</td>
<td>NO CONNECT – These pins may be internally connected. Do not connect to each other or to any other electrical signal. Failure to follow this guideline may result in device damage.</td>
</tr>
<tr>
<td>5-11</td>
<td>VOUT</td>
<td>Power</td>
<td>Regulated converter output. Connect to the load and place output filter capacitor(s) between these pins and PGND pins. Refer to the Layout Recommendation section.</td>
</tr>
<tr>
<td>13-18</td>
<td>PGND</td>
<td>Ground</td>
<td>Input/Output power ground. Connect these pins to the ground electrode of the input and output filter capacitors. See VOUT and PVIN pin descriptions for more details.</td>
</tr>
<tr>
<td>19-21</td>
<td>PVIN</td>
<td>Power</td>
<td>Input power supply. Connect to input power supply. Decouple with input capacitor to PGND pins 16-18.</td>
</tr>
<tr>
<td>26</td>
<td>LLM/SYNC</td>
<td>Analog</td>
<td>Dual function pin providing LLM Enable and External Clock Synchronization (see Application Section). At static Logic HIGH, device will allow automatic engagement of light load mode. At static logic LOW, the device is forced into PWM only. A clocked input to this pin will synchronize the internal switching frequency to the external signal. If this pin is left floating, it will pull to a static logic high, enabling LLM.</td>
</tr>
<tr>
<td>27</td>
<td>ENABLE</td>
<td>Analog</td>
<td>Input Enable. Applying logic high enables the output and initiates a soft-start. Applying logic low disables the output.</td>
</tr>
<tr>
<td>28</td>
<td>POK</td>
<td>Digital</td>
<td>Power OK is an open drain transistor used for power system state indication. POK is logic high when VOUT is within -10% of VOUT nominal.</td>
</tr>
<tr>
<td>29</td>
<td>RLLM</td>
<td>Analog</td>
<td>Programmable LLM engage resistor to AGND allows for adjustment of load current at which Light-Load Mode engages. Can be left open for PWM only operation.</td>
</tr>
<tr>
<td>30</td>
<td>SS</td>
<td>Analog</td>
<td>A soft-start capacitor is connected between this pin and AGND. The value of the capacitor controls the soft-start interval. Refer to Soft-Start Operation in the Functional Description section for more details.</td>
</tr>
<tr>
<td>31</td>
<td>VFB</td>
<td>Analog</td>
<td>External Feedback Input. The feedback loop is closed through this pin. A voltage divider at VOUT is used to set the output voltage. The midpoint of the divider is connected to VFB. A phase lead capacitor from this pin to VOUT is also required to stabilize the loop.</td>
</tr>
<tr>
<td>32</td>
<td>AGND</td>
<td>Power</td>
<td>Ground for internal control circuits. Connect to the power ground plane with a via right next to the pin.</td>
</tr>
<tr>
<td>33</td>
<td>AVIN</td>
<td>Power</td>
<td>Input power supply for the controller. Connect to input voltage at a quiet point. Refer to the Layout Recommendation section.</td>
</tr>
</tbody>
</table>
### PIN NAME TYPE FUNCTION

| 39 | PGND | Ground | Power ground thermal pad. Not a perimeter pin. Connect thermal pad to the system GND plane for heat-sinking purposes. Refer to the Layout Recommendation section. |

### ABSOLUTE MAXIMUM RATINGS

**CAUTION:** Absolute Maximum ratings are stress ratings only. Functional operation beyond the recommended operating conditions is not implied. Stress beyond the absolute maximum ratings may impair device life. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

#### Absolute Maximum Pin Ratings

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>MIN</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>PVIN, AVIN, VOUT</td>
<td></td>
<td>-0.3</td>
<td>7.0</td>
<td>V</td>
</tr>
<tr>
<td>ENABLE, POK, LLM/SYNC</td>
<td></td>
<td>-0.3</td>
<td>V_{IN}+0.3</td>
<td>V</td>
</tr>
<tr>
<td>VFB, SS, RLLM</td>
<td></td>
<td>-0.3</td>
<td>2.5</td>
<td>V</td>
</tr>
</tbody>
</table>

#### Absolute Maximum Thermal Ratings

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITION</th>
<th>MIN</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Maximum Operating Junction Temperature</td>
<td></td>
<td></td>
<td>+150</td>
<td>°C</td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td></td>
<td>-65</td>
<td>+150</td>
<td>°C</td>
</tr>
<tr>
<td>Reflow Peak Body Temperature</td>
<td>(10 Sec) MSL3 JEDEC J-STD-020A</td>
<td></td>
<td>+260</td>
<td>°C</td>
</tr>
</tbody>
</table>

#### Absolute Maximum ESD Ratings

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>CONDITION</th>
<th>MIN</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>HBM (Human Body Model)</td>
<td></td>
<td>±2000</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>CDM (Charged Device Model)</td>
<td></td>
<td>±500</td>
<td></td>
<td>V</td>
</tr>
</tbody>
</table>
### RECOMMENDED OPERATING CONDITIONS

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>MIN</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Voltage Range</td>
<td>$V_{IN}$</td>
<td>2.5</td>
<td>6.6</td>
<td>V</td>
</tr>
<tr>
<td>Output Voltage Range</td>
<td>$V_{OUT}$</td>
<td>0.6</td>
<td>$V_{IN} - V_{DO}$</td>
<td>V</td>
</tr>
<tr>
<td>Output Current Range</td>
<td>$I_{OUT}$</td>
<td>3</td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>Operating Ambient Temperature Range</td>
<td>$T_A$</td>
<td>-40</td>
<td>+85</td>
<td>°C</td>
</tr>
<tr>
<td>Operating Junction Temperature</td>
<td>$T_J$</td>
<td>-40</td>
<td>+125</td>
<td>°C</td>
</tr>
</tbody>
</table>

### THERMAL CHARACTERISTICS

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>TYPICAL</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Thermal Shutdown</td>
<td>$T_{SD}$</td>
<td>160</td>
<td>°C</td>
</tr>
<tr>
<td>Thermal Shutdown Hysteresis</td>
<td>$T_{SDHY}$</td>
<td>35</td>
<td>°C</td>
</tr>
<tr>
<td>Thermal Resistance: Junction to Ambient (0 LFM)</td>
<td>$\theta_{JA}$</td>
<td>30</td>
<td>°C/W</td>
</tr>
<tr>
<td>Thermal Resistance: Junction to Case (0 LFM)</td>
<td>$\theta_{JC}$</td>
<td>3</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

(1) $V_{DO}$ (dropout voltage) is defined as ($I_{LOAD} \times$ Dropout Resistance). Please refer to Electrical Characteristics Table.

(2) Based on 2oz. external copper layers and proper thermal design in line with EIJ/JEDEC JESD51-7 standard for high thermal conductivity boards.
**ELECTRICAL CHARACTERISTICS**

NOTE: \( V_{\text{IN}} = 6.6 \text{V} \), Minimum and Maximum values are over operating ambient temperature range unless otherwise noted. Typical values are at \( T_A = 25^{°}\text{C} \).

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating Input Voltage</td>
<td>( V_{\text{IN}} )</td>
<td>( PVIN = AVIN )</td>
<td>2.5</td>
<td>6.6</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Under Voltage Lock-Out – ( V_{\text{IN}} ) Rising</td>
<td>( V_{UVLO} )</td>
<td>Voltage above which UVLO is not asserted</td>
<td>2.3</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Under Voltage Lock-Out – ( V_{\text{IN}} ) Falling</td>
<td>( V_{UVLOF} )</td>
<td>Voltage below which UVLO is asserted</td>
<td>2.075</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Shut-Down Supply Current</td>
<td>( I_S )</td>
<td>ENABLE = 0V</td>
<td>100</td>
<td></td>
<td></td>
<td>( \mu \text{A} )</td>
</tr>
<tr>
<td>Operating Quiescent Current</td>
<td>( I_Q )</td>
<td>LLM/SYNC = High</td>
<td>650</td>
<td></td>
<td></td>
<td>( \mu \text{A} )</td>
</tr>
<tr>
<td>Feedback Pin Voltage (^{(3)})</td>
<td>( V_{FB} )</td>
<td>( \text{V}<em>{\text{IN}} = 5\text{V}, \text{I}</em>{\text{LOAD}} = 0, \text{T}_{\text{A}} = 25^{°}\text{C} )</td>
<td>0.7425</td>
<td>0.75</td>
<td>0.7575</td>
<td>V</td>
</tr>
<tr>
<td>VFB Pin Voltage (Load and Temperature)</td>
<td>( V_{VFB} )</td>
<td>( 0\text{A} \leq \text{I}_{\text{LOAD}} \leq 3\text{A} )</td>
<td>0.739</td>
<td>0.75</td>
<td>0.761</td>
<td>V</td>
</tr>
<tr>
<td>Feedback Node Voltage (Line, Load, Temperature)</td>
<td>( V_{FB} )</td>
<td>Feedback node voltage at: ( 2.5\text{V} \leq \text{V}<em>{\text{IN}} \leq 6.6\text{V} ) ( 0\text{A} \leq \text{I}</em>{\text{LOAD}} \leq 3\text{A} )</td>
<td>0.735</td>
<td>0.75</td>
<td>0.765</td>
<td>V</td>
</tr>
<tr>
<td>Feedback pin Input Leakage Current (^{(4)})</td>
<td>( I_{FB} )</td>
<td>VFB pin input leakage current</td>
<td>-5</td>
<td>5</td>
<td></td>
<td>nA</td>
</tr>
<tr>
<td>( V_{\text{OUT}} ) Rise Time (^{(4)})</td>
<td>( t_{\text{RISE}} )</td>
<td>Measured from when ( V_{\text{IN}} &gt; V_{UVLO} ) &amp; ENABLE pin voltage crosses its logic high threshold to when ( V_{\text{OUT}} ) reaches its final value. ( C_{SS} = 15 \text{nF} )</td>
<td>0.9</td>
<td>1.2</td>
<td>1.5</td>
<td>ms</td>
</tr>
<tr>
<td>Soft Start Capacitor Range</td>
<td>( C_{SS_\text{RANGE}} )</td>
<td></td>
<td>10</td>
<td>68</td>
<td></td>
<td>nF</td>
</tr>
<tr>
<td>Output Drop Out (^{(4)})</td>
<td>( V_{DO} )</td>
<td>( V_{\text{INMIN}} - V_{\text{OUT}} ) at Full load</td>
<td>210</td>
<td>315</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Voltage Resistance (^{(4)})</td>
<td>( R_{DO} )</td>
<td>Input to Output Resistance</td>
<td>70</td>
<td>105</td>
<td></td>
<td>m( \Omega )</td>
</tr>
<tr>
<td>Continuous Output Current</td>
<td>( I_{OUT} )</td>
<td>PWM mode</td>
<td>0.002</td>
<td></td>
<td>3</td>
<td>A</td>
</tr>
<tr>
<td></td>
<td></td>
<td>LLM mode (^{(5)})</td>
<td>3</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
# Intel® Enpirion® Power Solutions: EN6337QI

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Over Current Trip Level</td>
<td>$I_{\text{OCP}}$</td>
<td>$V_{\text{IN}} = 5V, V_{\text{OUT}} = 1.2V$</td>
<td>5</td>
<td></td>
<td></td>
<td>A</td>
</tr>
<tr>
<td>Precision Disable Threshold</td>
<td>$V_{\text{DISABLE}}$</td>
<td>ENABLE pin logic low.</td>
<td>0.0</td>
<td>0.6</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Precision ENABLE Threshold</td>
<td>$V_{\text{ENABLE}}$</td>
<td>ENABLE pin logic high $2.5V \leq V_{\text{IN}} \leq 6.6V$</td>
<td>1.8</td>
<td></td>
<td>$V_{\text{IN}}$</td>
<td>V</td>
</tr>
<tr>
<td>ENABLE Lockout Time</td>
<td>$T_{\text{ENLOCKOUT}}$</td>
<td></td>
<td>4.2</td>
<td></td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>ENABLE pin Input Current (4)</td>
<td>$I_{\text{ENABLE}}$</td>
<td>ENABLE pin has $\sim 180k\Omega$ pull down</td>
<td>40</td>
<td></td>
<td></td>
<td>$\mu A$</td>
</tr>
<tr>
<td>Switching Frequency (Free Running)</td>
<td>$F_{\text{SW}}$</td>
<td>Free Running frequency of oscillator</td>
<td>1.9</td>
<td></td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>External SYNC Clock Frequency Lock Range</td>
<td>$F_{\text{PLL_LOCK}}$</td>
<td>Range of SYNC clock frequency</td>
<td>1.5</td>
<td>2.3</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>SYNC Input Threshold – Low (LLM/SYNC PIN)</td>
<td>$V_{\text{SYNC_LO}}$</td>
<td>SYNC Clock Logic Level</td>
<td>0.8</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>SYNC Input Threshold – High (LLM/SYNC PIN) (6)</td>
<td>$V_{\text{SYNC_HI}}$</td>
<td>SYNC Clock Logic Level</td>
<td>1.8</td>
<td>2.5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>POK Lower Threshold</td>
<td>$POK_{\text{LT}}$</td>
<td>Output voltage as a fraction of expected output voltage</td>
<td>90</td>
<td></td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>POK Output low Voltage</td>
<td>$V_{\text{POK_L}}$</td>
<td>With 4mA current sink into POK</td>
<td>0.4</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>POK Output High Voltage</td>
<td>$V_{\text{POK_H}}$</td>
<td>$2.5V \leq V_{\text{IN}} \leq 6.6V$</td>
<td></td>
<td></td>
<td>$V_{\text{IN}}$</td>
<td>V</td>
</tr>
<tr>
<td>POK pin $V_{\text{OH}}$ leakage current (4)</td>
<td>$I_{\text{POKL}}$</td>
<td>POK high</td>
<td>1</td>
<td></td>
<td></td>
<td>$\mu A$</td>
</tr>
<tr>
<td>LLM Engage Headroom</td>
<td></td>
<td>Minimum $V_{\text{IN}}$-$V_{\text{OUT}}$ to ensure proper LLM operation</td>
<td>800</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>LLM Logic Low (LLM/SYNC PIN)</td>
<td>$V_{\text{LLM_LO}}$</td>
<td>LLM Static Logic Level</td>
<td>0.3</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>LLM Logic High (LLM/SYNC PIN)</td>
<td>$V_{\text{LLM_HI}}$</td>
<td>LLM Static Logic Level</td>
<td>1.5</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>LLM/SYNC Pin Current</td>
<td></td>
<td>LLM/SYNC Pin is $&lt; 2.5V$</td>
<td>$&lt;100$</td>
<td></td>
<td></td>
<td>nA</td>
</tr>
</tbody>
</table>

### Notes:

1. The VFB pin is a sensitive node. Do not touch VFB while the device is in regulation.
2. Parameter not production tested but is guaranteed by design.
3. LLM operation is only guaranteed above the minimum specified output current.
4. For proper operation of the synchronization circuit, the high-level amplitude of the SYNC signal should not be above 2.5V.
TYPICAL PERFORMANCE CURVES

PWM Efficiency vs. \( I_{\text{OUT}} \) (\( V_{\text{IN}} = 3.3\text{V} \))

PWM Efficiency vs. \( I_{\text{OUT}} \) (\( V_{\text{IN}} = 5.0\text{V} \))

LLM Efficiency vs. \( I_{\text{OUT}} \) (\( V_{\text{IN}} = 3.3\text{V} \))

LLM Efficiency vs. \( I_{\text{OUT}} \) (\( V_{\text{IN}} = 5.0\text{V} \))

Output Voltage vs. Output Current

Output Voltage vs. Output Current
TYPICAL PERFORMANCE CURVES (CONTINUED)

**Output Voltage vs. Output Current**

- **VIN = 5.0V**
- **VIN = 3.3V**

**Output Voltage vs. Input Voltage**

- **Load = 0A**
- **Load = 1A**
TYPICAL PERFORMANCE CURVES (CONTINUED)

Output Voltage vs. Input Voltage

No Thermal Derating

EMI Performance (Horizontal Scan)

EMI Performance (Vertical Scan)
TYPICAL PERFORMANCE CHARACTERISTICS

Output Ripple at 20MHz Bandwidth

VOUT (AC Coupled)

CONDITIONS
VIN = 3.3V
VOUT = 1V
IOUT = 3A
CIN = 22μF (1206)
COUT = 47 μF (1206) + 10μF (0805)

Output Ripple at 500MHz Bandwidth

VOUT (AC Coupled)

CONDITIONS
VIN = 3.3V
VOUT = 1V
IOUT = 3A
CIN = 22μF (1206)
COUT = 47 μF (1206) + 10μF (0805)

Output Ripple at 20MHz Bandwidth

VOUT (AC Coupled)

CONDITIONS
VIN = 5V
VOUT = 1V
IOUT = 3A
CIN = 22μF (1206)
COUT = 47 μF (1206) + 10μF (0805)

Output Ripple at 500MHz Bandwidth

VOUT (AC Coupled)

CONDITIONS
VIN = 5V
VOUT = 1V
IOUT = 3A
CIN = 22μF (1206)
COUT = 47 μF (1206) + 10μF (0805)

LLM Output Ripple at 100mA

VOUT (AC Coupled)

CONDITIONS
VIN = 3.3V
VOUT = 1V
IOUT = 100mA
CIN = 22μF (1206)
COUT = 2 x 47 μF (1206)

LLM Output Ripple at 100mA

VOUT (AC Coupled)

CONDITIONS
VIN = 5V
VOUT = 1V
IOUT = 100mA
CIN = 22μF (1206)
COUT = 2 x 47 μF (1206)
TYPICAL PERFORMANCE CHARACTERISTICS (CONTINUED)

Enable Power Up/Down

CONDITIONS
VIN = 5.5V, VOUT = 3.3V
NO LOAD, Css = 15nF
CIN = 22µF (1206)
COUT = 47 µF (1206)

LOAD

VOUT

POK

Enable Power Up/Down

CONDITIONS
VIN = 5.5V, VOUT = 3.3V
LOAD=1.1Ω, Css = 15nF
CIN = 22µF (1206)
COUT = 47 µF (1206)

LOAD

VOUT

POK

LLM Load Transient from 0.01 to 3A

CONDITIONS
LLM = ENABLED
VIN = 5V
VOUT = 1V
CIN = 2 x 22µF (1206)
COUT = 2 x 47µF (1206)

LOAD

VOUT (AC Coupled)

LLM Load Transient from 0.01 to 3A

CONDITIONS
LLM = ENABLED
VIN = 5V
VOUT = 3V
CIN = 2 x 22µF (1206)
COUT = 2 x 47µF (1206)

LOAD

VOUT (AC Coupled)

PWM Load Transient from 0 to 3A

CONDITIONS
LLM = DISABLED
VIN = 5V
VOUT = 1V
CIN = 2 x 22µF (1206)
COUT = 2 x 47µF (1206)

LOAD

VOUT (AC Coupled)

PWM Load Transient from 0 to 3A

CONDITIONS
LLM = DISABLED
VIN = 5V
VOUT = 3V
CIN = 2 x 22µF (1206)
COUT = 2 x 47µF (1206)

LOAD

VOUT (AC Coupled)
FUNCTIONAL BLOCK DIAGRAM

Figure 4: Functional Block Diagram

FUNCTIONAL DESCRIPTION

Synchronous DC-DC Step-Down PowerSoC

The EN6337QI is a synchronous, programmable power supply with integrated power MOSFET switches and integrated inductor. The nominal input voltage range is 2.5V to 6.6V. The output voltage is programmed using an external resistor divider network. The control loop is voltage-mode with a type III compensation network. Much of the compensation circuitry is internal to the device. However, a phase lead capacitor is required along with the output voltage feedback resistor divider to complete the type III compensation network. The device uses a low-noise PWM topology and also integrates a unique light-load mode (LLM) to improve efficiency at light output load currents. LLM can be disabled with a logic pin. Up to 3A of continuous output current can be drawn from this converter. The 2MHz switching frequency allows the use of small size input / output capacitors, and enables wide loop bandwidth within a small footprint.
**Protection Features:**

The power supply has the following protection features:

- Over-current protection (to protect the IC from excessive load current)
- Thermal shutdown with hysteresis.
- Under-voltage lockout circuit to keep the converter output off while the input voltage is less than 2.3V.

**Additional Features:**

- The switching frequency can be phase-locked to an external clock to eliminate or move beat frequency tones out of band.
- Soft-start circuit allowing controlled startup when the converter is initially powered up. The soft start time is programmable with an appropriate choice of soft start capacitor.
- Power good circuit indicating the output voltage is greater than 90% of programmed value as long as feedback loop is closed.
- To maintain high efficiency at low output current, the device incorporates automatic light load mode operation.

**Precision Enable Operation**

The ENABLE pin provides a means to enable normal operation or to shut down the device. When the ENABLE pin is asserted (high) the device will undergo a normal soft start. A logic low on this pin will power the device down in a controlled manner. From the moment ENABLE goes low, there is a fixed lock out time before the output will respond to the ENABLE pin re-asserted (high). This lock out is activated for even very short logic low pulses on the ENABLE pin. The ENABLE signal must be pulled high at a slew rate faster than 1V/5µs in order to meet startup time specifications; otherwise, the device may experience a delay of ~4.2ms (lock-out time) before startup occurs. See the Electrical Characteristics Table for technical specifications for the ENABLE pin.

**LLM/SYNC Pin**

This is a dual function pin providing LLM Enable and External Clock Synchronization. At static Logic HIGH, device will allow automatic engagement of light load mode. At static logic LOW, the device is forced into PWM only. A clocked input to this pin will synchronize the internal switching frequency – LLM mode is not available if this input is clocked. If this pin is left floating, it will pull to a static logic high, enabling LLM.

**Frequency Synchronization**

The switching frequency of the DC-DC converter can be phase-locked to an external clock source to move unwanted beat frequencies out of band. To avail this feature, the clock source should be connected to the LLM/SYNC pin. An activity detector recognizes the presence of an external clock signal and automatically phase-locks the internal oscillator to this external clock. Phase-lock will occur as long as the clock frequency is in the range specified in the Electrical Characteristics Table. For proper operation of the synchronization circuit, the high-level amplitude of the SYNC signal should not be above 2.5V. Please note LLM is not available when synchronizing to an external frequency.
Spread Spectrum Mode

The external clock frequency may be swept between the limits specified in the Electrical Characteristics Table at repetition rates of up to 10kHz in order to reduce EMI frequency components.

Soft-Start Operation

During Soft-start, the output voltage is ramped up gradually upon start-up. The output rise time is controlled by the choice of soft-start capacitor, which is placed between the SS pin (30) and the AGND pin (32).

\[
\text{Rise Time: } T_r \text{ [ms]} = (C_{SS} \times 80k \Omega) \pm 25\%
\]

During start-up of the converter, the reference voltage to the error amplifier is linearly increased to its final level by an internal current source of approximately 10µA. Typical soft-start rise time is ~1.2ms with SS capacitor value of 15nF. The rise time is measured from when \( V_{IN} > V_{UVLO} \) and ENABLE pin voltage crosses its logic high threshold to when \( V_{OUT} \) reaches its programmed value. Please note LLM function is disabled during the soft-start ramp-up time.

POK Operation

The POK signal is an open drain signal (requires a pull up resistor to \( V_{IN} \) or similar voltage) from the converter indicating the output voltage is within the specified range. The POK signal will be logic high (\( V_{IN} \)) when the output voltage is above 90% of programmed \( V_{OUT} \). If the output voltage goes below this threshold, the POK signal will be logic low.

Light Load Mode (LLM) Operation

The EN6337QI uses a proprietary light load mode to provide high efficiency at low output currents. When the LLM/SYNC pin is high, the device is in automatic LLM “Detection” mode. When the LLM/SYNC pin is low, the device is forced into PWM mode. In automatic LLM “Detection” mode, when a light load condition is detected, the device will:

1. Step \( V_{OUT} \) up by approximately 1.0% above the nominal operating output voltage setting, \( V_{NOM} \) and as low as -0.5% below \( V_{NOM} \), and then
2. Shut down unnecessary circuitry, and then
3. Monitor \( V_{OUT} \).

![Figure 5: VOUT behavior in LLM operation](https://example.com/figure5.png)
When $V_{\text{OUT}}$ falls below $V_{\text{NOM}}$, the device will repeat (1), (2), and (3). The voltage step up, or pre-positioning, improves transient droop when a load transient causes a transition from LLM mode to PWM mode. If a load transient occurs, causing $V_{\text{OUT}}$ to fall below the threshold $V_{\text{MIN}}$, the device will exit LLM operation and begin normal PWM operation. Figure 5 demonstrates $V_{\text{OUT}}$ behavior during transition into and out of LLM operation.

Many multi-mode DC-DC converters suffer from a condition that occurs when the load current increases only slowly so that there is no load transient driving $V_{\text{OUT}}$ below the $V_{\text{MIN}}$ threshold. In this condition, the device would never exit LLM operation. This could adversely affect efficiency and cause unwanted ripple. To prevent this from occurring, the EN6337QI periodically exits LLM mode into PWM mode and measures the load current. If the load current is above the LLM threshold current, the device will remain in PWM mode. If the load current is below the LLM threshold, the device will re-enter LLM operation. There may be a small overshoot or undershoot in $V_{\text{OUT}}$ when the device exits and re-enters LLM.

The load current at which the device will enter LLM mode is a function of input and output voltage, and the RLLM pin resistor. For PWM only operation, the RLLM pin can be left open.

To ensure normal LLM operation, LLM mode should be enabled and disabled with specific sequencing. For applications with explicit LLM pin control, enable LLM after $V_{\text{IN}}$ ramp up is complete. For applications with only ENABLE control, tie LLM to ENABLE; enable the device after $V_{\text{IN}}$ ramp up is complete, and disable the device before $V_{\text{IN}}$ ramp down begins. For designs with ENABLE and LLM tied to $V_{\text{IN}}$, make sure the device soft-start time is longer than the $V_{\text{IN}}$ ramp-up time. LLM will start operating after the soft-start time is completed.

**NOTE:** For proper LLM operation the EN6337QI requires a minimum difference between $V_{\text{IN}}$ and $V_{\text{OUT}}$, and a minimum LLM load requirement as specified in the Electrical Characteristics Table.

### Over-Current Protection (OCP)

The current limit function is achieved by sensing the current flowing through the Power PFET. When the sensed current exceeds the over current trip point, both power FETs are turned off for the remainder of the switching cycle. If the over-current condition is removed, the over-current protection circuit will enable normal PWM operation. If the over-current condition persists, the soft start capacitor will gradually discharge causing the output voltage to fall. When the OCP fault is removed, the output voltage will ramp back up to the desired voltage. This circuit is designed to provide high noise immunity.
**Thermal Overload Protection**

The thermal shutdown circuit disables the device operation (switching stops) when the junction temperature exceeds 150°C. When the junction temperature drops by approximately 20°C, the converter will re-start with a normal soft-start. By preventing operation at excessive temperatures, the thermal shutdown circuit will protect the device from over-stress.

**Input Under-Voltage Lock-Out (UVLO)**

When the device input voltage falls below UVLO, switching is disabled to prevent operation at insufficient voltage levels. During startup, the UVLO circuit ensures that the converter will not start switching until the input voltage is above the specified minimum voltage. Hysteresis and input de-glitch circuits are incorporated in order to ensure high noise immunity and prevent a false trigger in the UVLO voltage region.
APPLICATION INFORMATION

Output Voltage Setting

The EN6337QI uses a Type III voltage mode control compensation network. As noted earlier, a piece of the compensation network is the phase lead capacitor $C_A$ in Figure 7. This network is optimized for use with about 50-100μF of output capacitance and will provide wide loop bandwidth and excellent transient performance for most applications. Voltage mode operation provides high noise immunity at light load. In some applications, modifications to the compensation may be required.

The EN6337QI output voltage is programmed using a simple resistor divider network. Since VFB is a sensitive node, do not touch the VFB node while the device is in operation as doing so may introduce parasitic capacitance into the control loop that causes the device to behave abnormally and damage may occur.

![Resistor Divider & Compensation Capacitor](image)

The recommended $R_A$ resistor value is 200kΩ and the feedback voltage is typically 0.75V. Depending on the output voltage ($V_{OUT}$), the $R_B$ resistor value may be calculated as shown in Figure 7. Since the accuracy of the output voltage setting is dependent upon the feedback voltage and the external resistors, 1% or better resistors are recommended. The external compensation capacitor ($C_A$) is also required in parallel with $R_A$.

Input Capacitor Selection

The input of synchronous buck regulators can be very noisy and should be decoupled properly in order to ensure stable operation. In addition, input parasitic line inductance can attribute to higher input voltage ripple. The EN6337QI requires about 20μF of input capacitance. Low-cost, low-ESR ceramic capacitors should be used as input capacitors for this converter. The dielectric must be X5R or X7R rated. Y5V or equivalent dielectric formulations must not be used as these lose too much capacitance with frequency, temperature and bias voltage. In some applications, lower value capacitors are needed in parallel with the larger, capacitors in order to provide high frequency decoupling.
### Table 1: Recommended Input Capacitors

<table>
<thead>
<tr>
<th>Description</th>
<th>MFG</th>
<th>P/N</th>
</tr>
</thead>
<tbody>
<tr>
<td>10µF, 10V, 10%, X7R, 1206 (2 capacitors needed)</td>
<td>Murata</td>
<td>GRM31CR71A106KA01L</td>
</tr>
<tr>
<td></td>
<td>Taiyo Yuden</td>
<td>LMK316B7106KL-T</td>
</tr>
<tr>
<td>22µF, 10V, 20%, X5R, 1206 (1 capacitor needed)</td>
<td>Murata</td>
<td>GRM31CR61A226ME19L</td>
</tr>
<tr>
<td></td>
<td>Taiyo Yuden</td>
<td>LMK316BJ226ML-T</td>
</tr>
</tbody>
</table>

### Output Capacitor Selection

The EN6337QI has been nominally optimized for use with approximately 50-100µF of output capacitance. Low ESR ceramic capacitors are required with X5R or X7R rated dielectric formulation. Y5V or equivalent dielectric formulations must not be used as these lose too much capacitance with frequency, temperature and bias voltage. Output ripple voltage is determined by the aggregate output capacitor impedance. Output impedance, denoted as $Z$, is comprised of effective series resistance, $ESR$, and effective series inductance, $ESL$:

$$Z = ESR + ESL$$

Placing output capacitors in parallel reduces the impedance and will hence result in lower PWM ripple voltage. In addition, higher output capacitance will improve overall regulation and ripple in light-load mode.

$$\frac{1}{Z_{Total}} = \frac{1}{Z_1} + \frac{1}{Z_2} + \ldots + \frac{1}{Z_n}$$

### Table 2: Typical PWM Ripple Voltages

<table>
<thead>
<tr>
<th>Output Capacitor Configuration</th>
<th>Typical Output Ripple (mVp-p) (As Measured on EN6337QI Evaluation Board)*</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 x 47µF</td>
<td>25</td>
</tr>
<tr>
<td>47µF + 10µF</td>
<td>14</td>
</tr>
</tbody>
</table>

* Note: 20 MHz BW limit

### Table 3: Recommended Output Capacitors

<table>
<thead>
<tr>
<th>Description</th>
<th>MFG</th>
<th>P/N</th>
</tr>
</thead>
<tbody>
<tr>
<td>47µF, 6.3V, 20%, X5R, 1206 (1 or 2 capacitors needed)</td>
<td>Murata</td>
<td>GRM31CR60J476ME19L</td>
</tr>
<tr>
<td></td>
<td>Taiyo Yuden</td>
<td>JMK316BJ476ML-T</td>
</tr>
<tr>
<td>10µF, 10V, 10%, X5R, 1206 (Optional 1 capacitor in parallel with 47µF above)</td>
<td>Murata</td>
<td>GRM31CR71A106KA01L</td>
</tr>
<tr>
<td></td>
<td>Taiyo Yuden</td>
<td>LMK316BJ226ML-T</td>
</tr>
</tbody>
</table>
For best LLM performance, we recommend using just 2x47 µF capacitors mentioned in the above table, and no 10 µF capacitor.

The $V_{OUT}$ sense point should be just after the last output filter capacitor right next to the device. Additional bulk output capacitance beyond the above recommendations can be used on the output node of the EN6337QI as long as the bulk capacitors are far enough from the $V_{OUT}$ sense point such that they do not interfere with the control loop operation.

In some cases modifications to the compensation or output filter capacitance may be required to optimize device performance such as transient response, ripple, or hold-up time. The EN6337QI provides the capability to modify the control loop response to allow for customization for such applications. Note that in Type III Voltage Mode Control, the double pole of the output filter is around $1/2\pi \sqrt{L_{O} \cdot C_{out}}$, where $C_{out}$ is the equivalent capacitance of all the output capacitors including the minimum required output capacitors that Altera recommended and the extra bulk capacitors customers added based on their design requirement. While the compensation network was designed based on the capacitors that Altera recommended, increasing the output capacitance will shift the double pole to the direction of lower frequency, which will lower the loop bandwidth and phase margin. In most cases, this will not cause the instability due to adequate phase margin already in the design. In order to maintain a higher bandwidth as well as adequate phase margin, a slight modification of the external compensation is necessary. This can be easily implemented by increasing the leading capacitor value, $C_{A}$. In addition the ESR of the output capacitors also helps since the ESR and output capacitance forms a zero which also helps to boost the phase.

<table>
<thead>
<tr>
<th>$C_{OUT}$ Range (µF)</th>
<th>$C_{A}$ (pF)</th>
<th>Minimum ESR (mΩ)</th>
</tr>
</thead>
<tbody>
<tr>
<td>100</td>
<td>15</td>
<td>0</td>
</tr>
<tr>
<td>200</td>
<td>22</td>
<td>0</td>
</tr>
<tr>
<td>300</td>
<td>27</td>
<td>0</td>
</tr>
<tr>
<td>400</td>
<td>33</td>
<td>0</td>
</tr>
<tr>
<td>500</td>
<td>39</td>
<td>0</td>
</tr>
<tr>
<td>800</td>
<td>47</td>
<td>&gt; 4</td>
</tr>
<tr>
<td>1000</td>
<td>56</td>
<td>&gt; 4</td>
</tr>
</tbody>
</table>

**Table 4: Bulk Capacitance Compensation**

**Power-Up**

During power-up, ENABLE should not be asserted before PVIN, and PVIN should not be asserted before AVIN. Tying all three pins together meets these requirements.

**Pre-Bias Start-up**

The EN6337QI supports startup into a pre-biased output of up to 1.5V. The output of the EN6337QI can be pre-biased with a voltage up to 1.5V when it is first enabled.
THERMAL CONSIDERATIONS

Thermal considerations are important power supply design facts that cannot be avoided in the real world. Whenever there are power losses in a system, the heat that is generated by the power dissipation needs to be accounted for. The Enpirion PowerSoC helps alleviate some of those concerns.

The Enpirion EN6337QI DC-DC converter is packaged in a 4x7x3mm 38-pin QFN package. The QFN package is constructed with copper lead frames that have exposed thermal pads. The exposed thermal pad on the package should be soldered directly on to a copper ground pad on the printed circuit board (PCB) to act as a heat sink. The recommended maximum junction temperature for continuous operation is 125°C. Continuous operation above 125°C may reduce long-term reliability. The device has a thermal overload protection circuit designed to turn off the device at an approximate junction temperature value of 160°C.

The following example and calculations illustrate the thermal performance of the EN6337QI.

Example:

\[ V_{IN} = 5V \]
\[ V_{OUT} = 3.3V \]
\[ I_{OUT} = 3A \]

First calculate the output power.

\[ P_{OUT} = 3.3V \times 3A = 9.9W \]

Next, determine the input power based on the efficiency (\(\eta\)) shown in Figure 8.

![Efficiency vs. Output Current](image-url)
For $V_{IN} = 5V$, $V_{OUT} = 3.3V$ at $3A$, $\eta \approx 92.5$

$\eta = \frac{P_{OUT}}{P_{IN}} = 92.5\% = 0.925$

$P_{IN} = \frac{P_{OUT}}{\eta}$

$P_{IN} \approx 9.9W / 0.94 \approx 10.7W$

The power dissipation ($P_D$) is the power loss in the system and can be calculated by subtracting the output power from the input power.

$P_D = P_{IN} - P_{OUT}$

$\approx 10.7W - 9.9W \approx 0.8W$

With the power dissipation known, the temperature rise in the device may be estimated based on the theta $J_A$ value ($\theta_{JA}$). The $\theta_{JA}$ parameter estimates how much the temperature will rise in the device for every watt of power dissipation. The EN63437QI has a $\theta_{JA}$ value of 30°C/W without airflow.

Determine the change in temperature ($\Delta T$) based on $P_D$ and $\theta_{JA}$.

$\Delta T = P_D \times \theta_{JA}$

$\Delta T \approx 0.8W \times 30°C/W = 24.08°C \approx 24°C$

The junction temperature ($T_J$) of the device is approximately the ambient temperature ($T_A$) plus the change in temperature. We assume the initial ambient temperature to be 25°C.

$T_J = T_A + \Delta T$

$T_J \approx 25°C + 24°C \approx 49°C$

The maximum operating junction temperature ($T_{JMAX}$) of the device is 125°C, so the device can operate at a higher ambient temperature. The maximum ambient temperature ($T_{AMAX}$) allowed can be calculated.

$T_{AMAX} = T_{JMAX} - P_D \times \theta_{JA}$

$\approx 125°C - 24°C \approx 101°C$

The maximum ambient temperature the device can reach is 101°C given the input and output conditions. Note that the efficiency will be slightly lower at higher temperatures and this calculation is an estimate.
ENGINEERING SCHEMATIC

A single through-hole test point connects the AGND pin to the GND plane.

For a PWM application RLLM pin can float, and LLM/SYNC has to be tied to GND. Enable can also be driven with an external logic signal depending on the application.

Depending on the output accuracy requirements, these three components' footprints may have to be larger than 0402.

See the datasheet for choosing the proper value for Ra, Rb, and Cs.

Connect the output cap to the GND plane through multiple vias. (see the Gerber files)

For improved Vout ripple, Cout can be paralleled with a 10u/0805/X5R or similar capacitor.

Connect the input cap to the GND plane through multiple vias. (see the Gerber files)

VIN = 2.4 - 6.6 VDC

Figure 9: Engineering Schematic with Engineering Notes
LAYOUT RECOMMENDATIONS

Figure 10 shows critical components and layer 1 traces of a recommended minimum footprint EN6337QI layout with ENABLE tied to Vin in PWM mode. Alternate ENABLE configurations, and other small signal pins need to be connected and routed according to specific customer application. Visit the Enpirion Power Solutions website at www.altera.com/powersoc for more information regarding layout. Please refer to this Figure 10 while reading the layout recommendations in this section.

Recommendation 1: Input and output filter capacitors should be placed on the same side of the PCB, and as close to the EN6337QI package as possible. They should be connected to the device with very short and wide traces. Do not use thermal reliefs or spokes when connecting the capacitor pads to the respective nodes. The +V and GND traces between the capacitors and the EN6337QI should be as close to each other as possible so that the gap between the two nodes is minimized, even under the capacitors.

Recommendation 2: Three PGND pins are dedicated to the input circuit, and three to the output circuit. The slit in Figure 10 separating the input and output GND circuits helps minimize noise coupling between the converter input and output switching loops.

Recommendation 3: The system ground plane should be the first layer immediately below the surface layer. This ground plane should be continuous and un-interrupted below the converter and the input/output capacitors.

Recommendation 4: The large thermal pad underneath the component must be connected to the system ground plane through as many vias as possible. The drill diameter of the vias should be 0.33mm, and the vias must have at least 1 oz. copper plating on the inside wall, making the finished hole size around 0.20-0.26mm. Do not use thermal reliefs or spokes to connect the vias to the ground plane. This connection provides the path for heat dissipation from the converter. Please see Figures: 7, 8, and 9.
Recommendation 5: Multiple small vias (the same size as the thermal vias discussed in recommendation 4) should be used to connect ground terminal of the input capacitor and output capacitors to the system ground plane. It is preferred to put these vias under the capacitors along the edge of the GND copper closest to the +V copper. Please see Figure 10. These vias connect the input/output filter capacitors to the GND plane, and help reduce parasitic inductances in the input and output current loops. If the vias cannot be placed under $C_{IN}$ and $C_{OUT}$, then put them just outside the capacitors along the GND slit separating the two components. Do not use thermal reliefs or spokes to connect these vias to the ground plane.

Recommendation 6: AVIN is the power supply for the internal small-signal control circuits. It should be connected to the input voltage at a quiet point. In Figure 10 this connection is made at the input capacitor close to the $V_{IN}$ connection.

Recommendation 7: The layer 1 metal under the device must not be more than shown in Figure 10. See the section regarding exposed metal on bottom of package. As with any switch-mode DC-DC converter, try not to run sensitive signal or control lines underneath the converter package on other layers.

Recommendation 8: The $V_{OUT}$ sense point should be just after the last output filter capacitor. Keep the sense trace as short as possible in order to avoid noise coupling into the control loop.

Recommendation 9: Keep $R_A$, $C_A$, and $R_B$ close to the VFB pin (see Figures 6 and 7). The VFB pin is a high-impedance, sensitive node. Keep the trace to this pin as short as possible. Whenever possible, connect $R_B$ directly to the AGND pin instead of going through the GND plane.
DESIGN CONSIDERATIONS FOR LEAD-FRAME BASED MODULES

Exposed Metal on Bottom of Package

Lead-frames offer many advantages in thermal performance such as in reduced electrical lead resistance and in overall footprint; however, they do require some special considerations.

In the assembly process lead frame construction requires some of the lead-frame cantilevers be exposed at the point where wire-bond or internal passives are attached for mechanical support. This results in several small pads being exposed on the bottom of the package, as shown in Figure 11.

Only the thermal pad and the perimeter pads are to be mechanically or electrically connected to the board. The PCB top layer under the EN6337QI should be clear of any metal (copper pours, traces, or vias) except for the thermal pad. The “shaded-out” area in Figure 11 represents the area that should be clear of any metal on the top layer of the PCB. Any layer 1 metal under the shaded-out area runs the risk of undesirable shorted connections even if it is covered by solder mask.

The solder stencil aperture should be smaller than the PCB ground pad. This will prevent excess solder from causing bridging between adjacent pins or other exposed metal under the package. See Figure 11 for details.

Figure 11: Lead-Frame exposed metal (Bottom View)

Shaded area highlights exposed metal that is not to be mechanically or electrically connected to the PCB.
Figure 12: EN6337QI PCB Footprint (Top View)

The solder stencil aperture for the thermal pad is shown in blue and is based on Enpirion power product manufacturing specifications.
PACKAGE DIMENSIONS

Figure 13: EN6337QI Package Dimensions

REVISION HISTORY

<table>
<thead>
<tr>
<th>Rev</th>
<th>Date</th>
<th>Change(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>F</td>
<td>April, 2018</td>
<td>Changed datasheet into Intel format.</td>
</tr>
<tr>
<td>G</td>
<td>August, 2018</td>
<td>Corrected some typos</td>
</tr>
<tr>
<td>H</td>
<td>Oct, 2019</td>
<td>Corrected package top marking typo.</td>
</tr>
</tbody>
</table>

WHERE TO GET MORE INFORMATION

For more information about Intel® and Enpirion® PowerSoCs, visit:

www.altera.com/enpirion