Enpirion® Power Datasheet
EN23F2QI 15A PowerSoC
Voltage Mode Synchronous Buck
With Integrated Inductor
Not Recommended for New Designs

Description
The EN23F2QI is a Power System on a Chip (PowerSoC) DC-DC converter. It integrates MOSFET switches, small-signal control circuits, compensation and an integrated inductor in an advanced 12x13x3mm QFN module. It offers high efficiency, excellent line and load regulation. The EN23F2QI operates over a wide input voltage range and is specifically designed to meet the precise voltage and fast transient requirements of high-performance products. The EN23F2QI features frequency synchronization to an external clock, power OK output voltage monitor, programmable soft-start along with thermal shutdown, current limit and over current protection. The device’s advanced circuit design, ultra high switching frequency and proprietary integrated inductor technology delivers high-quality, ultra compact, non-isolated DC-DC conversion.

The Altera Enpirion solution significantly helps in system design and productivity by offering greatly simplified board design, layout and manufacturing requirements. In addition, overall system level reliability is improved given the small number of components required with the Altera Enpirion solution.

All Altera Enpirion products are RoHS compliant, halogen free and are compatible with lead-free manufacturing environments.

Features
- Integrated Inductor, MOSFETs, Controller
- Total Solution Size Estimate 308mm²
- Wide Input Voltage Range: 4.5V – 13.2V
- 1% Initial Output Voltage Accuracy
- Master/Slave Parallel Operation (up to 4 devices)
- Frequency Synchronization (External Clock)
- Output Enable Pin and Power OK Signal
- Programmable Soft-Start Time
- Pin Compatible with the EN23F0QI
- Under Voltage Lockout Protection (UVLO)
- Over Current and Short Circuit Protection
- Pre-Bias Startup Protection
- Thermal Soft-Shutdown Protection
- RoHS compliant, MSL level 3, 260°C reflow

Applications
- Space Constrained Applications
- Distributed Power Architectures
- Output Voltage Ripple Sensitive Applications
- Beat Frequency Sensitive Applications

Figure 1. Simplified Application Circuit

Figure 2. Highest Efficiency in Smallest Solution Size
### Ordering Information

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Package Markings</th>
<th>T\textsubscript{AMBIENT} Rating (°C)</th>
<th>Package Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>EN23F2QI</td>
<td>EN23F2QI</td>
<td>-40 to +85</td>
<td>92-pin (12mm x 13mm x 3mm) QFN T&amp;R</td>
</tr>
<tr>
<td>EVB-EN23F2QI</td>
<td>EN23F2QI</td>
<td></td>
<td>QFN Evaluation Board</td>
</tr>
</tbody>
</table>


### Pin Assignments (Top View)

**Figure 3:** Pin Out Diagram (Top View)

**NOTE A:** NC pins are not to be electrically connected to each other or to any external signal, ground, or voltage. All pins including NC pins must be soldered to the PCB. Failure to follow this guideline may result in part malfunction or damage.

**NOTE B:** Shaded area highlights exposed metal below the package that is not to be mechanically or electrically connected to the PCB. Refer to Figure 15 for details.

**NOTE C:** White ‘dot’ on top left is pin 1 indicator on top of the device package.
<table>
<thead>
<tr>
<th>PIN</th>
<th>NAME</th>
<th>I/O</th>
<th>FUNCTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>1-24, 36, 81</td>
<td>NC</td>
<td>NC</td>
<td>NO CONNECT – These pins may be internally connected. Do not connect them to each other or to any other electrical signal. Failure to follow this guideline may result in device damage.</td>
</tr>
<tr>
<td>25-35</td>
<td>VOUT</td>
<td>O</td>
<td>Regulated converter output. Connect these pins to the load and place output capacitors between these pins and PGND pins 40-43.</td>
</tr>
<tr>
<td>37-39, 83-92</td>
<td>NC(SW)</td>
<td>NC</td>
<td>Switching node – These pins are internally connected to the common switching node of the internal MOSFETs. In applications where the total output capacitance exceeds 50% of the maximum allowed, a “snubber” circuit consisting of a series 4.7Ω resistor and a 680pF capacitor should be connected from the NC(SW) pin to the PGND. See Output Capacitor Selection for details.</td>
</tr>
<tr>
<td>40-46</td>
<td>PGND</td>
<td>G</td>
<td>Input/output power ground. Connect these pins to the ground electrode of the input and output filter capacitors. See VOUT and PVIN pin descriptions for more details.</td>
</tr>
<tr>
<td>47-63</td>
<td>PVIN</td>
<td>P</td>
<td>Input power supply. Connect to input power supply. Decouple with input capacitor to PGND pins 44-46.</td>
</tr>
<tr>
<td>64</td>
<td>AVINO</td>
<td>O</td>
<td>Internal 3.4V linear regulator output. Connect this pin to AVIN for applications where operation from a single input voltage (PVIN) is required. If AVINO is being used, place a 1µF, X5R/X7R, capacitor between AVINO and AGND as close as possible to AVINO.</td>
</tr>
<tr>
<td>65</td>
<td>PG</td>
<td>I/O</td>
<td>PMOS Gate. Place a 0.1µF, X7R, capacitor between this pin and BTMP.</td>
</tr>
<tr>
<td>66</td>
<td>BTMP</td>
<td>I/O</td>
<td>See pin 65 description.</td>
</tr>
<tr>
<td>67</td>
<td>VDDDB</td>
<td>O</td>
<td>Internal regulated voltage used for the internal control circuitry. Place a 0.47µF, X5R/X7R, capacitor between this pin and BGND.</td>
</tr>
<tr>
<td>68</td>
<td>BGND</td>
<td>G</td>
<td>Ground for VDDDB. Do not connect BGND to any other ground. See pin 67 description.</td>
</tr>
<tr>
<td>69</td>
<td>S_IN</td>
<td>I</td>
<td>Digital synchronization input. This pin accepts either an input clock to phase lock the internal switching frequency or a S_OUT signal from another EN23F2QI. Leave this pin floating if not used.</td>
</tr>
<tr>
<td>70</td>
<td>S_OUT</td>
<td>O</td>
<td>Digital synchronization output. PWM signal is output on this pin. Leave this pin floating if not used.</td>
</tr>
<tr>
<td>71</td>
<td>POK</td>
<td>O</td>
<td>Power OK is an open drain transistor (pulled up to AVIN or similar voltage) used for power system state indication. POK is logic high when VOUT is within -10% of VOUT nominal. Leave this pin floating if not used.</td>
</tr>
<tr>
<td>72</td>
<td>ENABLE</td>
<td>I</td>
<td>Output enable. Applying a logic high to this pin enables the output and initiates a soft-start. Applying a logic low disables the output. ENABLE logic cannot be higher than AVIN (refer to Absolute Maximum Ratings). Do not leave floating. See Power Up/Down Sequencing section for details.</td>
</tr>
<tr>
<td>73</td>
<td>AVIN</td>
<td>P</td>
<td>3.4V Input power supply for the controller. Place a 1µF, X5R/X7R, capacitor between AVIN and AGND.</td>
</tr>
<tr>
<td>74</td>
<td>AGND</td>
<td>G</td>
<td>Analog ground. This is the ground return for the controller. All AGND pins need to be connected to a quiet ground.</td>
</tr>
<tr>
<td>75</td>
<td>M/S</td>
<td>I</td>
<td>A logic level low configures the device as Master and a logic level high configures the device as a Slave. Connect to ground in standalone mode.</td>
</tr>
<tr>
<td>76</td>
<td>VFB</td>
<td>I/O</td>
<td>External feedback input. The feedback loop is closed through this pin. A voltage divider at VOUT is used to set the output voltage. The mid-point of the divider is connected to VFB. A phase lead network from this pin to VOUT is also required to stabilize the loop.</td>
</tr>
<tr>
<td>77</td>
<td>EAIN</td>
<td>I</td>
<td>Optional error amplifier input. Allows for customization of the control loop for performance optimization. Leave this pin floating if not used.</td>
</tr>
<tr>
<td>78</td>
<td>SS</td>
<td>I/O</td>
<td>Soft-start node. The soft-start capacitor is connected between this pin and AGND. The value of this capacitor determines the startup time. See Soft-Start Operation in the Functional Description section for details.</td>
</tr>
<tr>
<td>79</td>
<td>RCLX</td>
<td>I/O</td>
<td>Over-current protection setting. Placement of a resistor on this pin will adjust the over-current protection threshold. See Table 2 for the recommended RCLX Value to set OCP at the nominal value specified in the Electrical Characteristics table.</td>
</tr>
<tr>
<td>80</td>
<td>FQADJ</td>
<td>I/O</td>
<td>Adding a resistor (RFS) to this pin will adjust the switching frequency of the EN23F2QI. See Table 1 for suggested resistor values on RFS for various PVIN/VOUT combinations to maximize efficiency. Do not leave this pin floating.</td>
</tr>
<tr>
<td>PIN</td>
<td>NAME</td>
<td>I/O</td>
<td>FUNCTION</td>
</tr>
<tr>
<td>-----</td>
<td>-------</td>
<td>-----</td>
<td>----------</td>
</tr>
<tr>
<td>82</td>
<td>EN_PB</td>
<td>I</td>
<td>Enable pre-bias protection. Connect EN_PB directly to AVIN to enable the Pre-Bias Protection feature. Pull EN_PB directly to ground to disable the feature. Do not leave this pin floating. See Pre-Bias Operation for details.</td>
</tr>
<tr>
<td>93</td>
<td>PGND</td>
<td>G</td>
<td>Not a perimeter pin. Device thermal pad to be connected to the system GND plane for heat-sinking purposes. See Layout Recommendations</td>
</tr>
</tbody>
</table>

**Absolute Maximum Ratings**

CAUTION: Absolute Maximum ratings are stress ratings only. Functional operation beyond the recommended operating conditions is not implied. Stress beyond the absolute maximum ratings may impair device life. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>MIN</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Pin Voltages – PVIN, VOUT, PG</td>
<td>–PVIN –</td>
<td>-0.5</td>
<td>15</td>
<td>V</td>
</tr>
<tr>
<td>Pin Voltages – ENABLE, S_IN, M/S, PCK, EN_PB</td>
<td>–ENABLE –</td>
<td>-0.5</td>
<td>AV_IN + 0.3</td>
<td>V</td>
</tr>
<tr>
<td>Pin Voltages – AVINO, AVIN, ENABLE, S_IN, S_OUT, M/S</td>
<td>–AVINO –</td>
<td>-0.5</td>
<td>6.0</td>
<td>V</td>
</tr>
<tr>
<td>Pin Voltages – VFB, SS, EAIN, RCLX, FQADJ, VDD, BTMP</td>
<td>–VFB –</td>
<td>-0.5</td>
<td>2.75</td>
<td>V</td>
</tr>
<tr>
<td>Dual Supply PVIN Rising and Falling Slew Rate (Note 1)</td>
<td>–Slew Rate –</td>
<td>25</td>
<td>V/ms</td>
<td></td>
</tr>
<tr>
<td>Single Supply PVIN Rising and Falling Slew Rate (Note 1, 2)</td>
<td>–Slew Rate –</td>
<td>10</td>
<td>V/ms</td>
<td></td>
</tr>
<tr>
<td>Storage Temperature Range</td>
<td>T_STG</td>
<td>-65</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Maximum Operating Junction Temperature</td>
<td>T_J-ABS Max</td>
<td>150</td>
<td>0°C</td>
<td></td>
</tr>
<tr>
<td>Reflow Temp, 10 Sec, MSL3 JEDEC J-STD-020A</td>
<td>–Reflow Temp –</td>
<td>260</td>
<td>°C</td>
<td></td>
</tr>
<tr>
<td>ESD Rating (based on Human Body Model)</td>
<td>–ESD Rating –</td>
<td>2000</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>ESD Rating (based on CDM)</td>
<td>–ESD Rating –</td>
<td>500</td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

**Recommended Operating Conditions**

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>MIN</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input Voltage Range</td>
<td>PVIN</td>
<td>4.5</td>
<td>13.2</td>
<td>V</td>
</tr>
<tr>
<td>AVIN: Controller Supply Voltage</td>
<td>AVIN</td>
<td>2.5</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>Output Voltage Range (Note 3)</td>
<td>V_OUT</td>
<td>0.75</td>
<td>3.3</td>
<td>V</td>
</tr>
<tr>
<td>Output Current (Note 4)</td>
<td>I_OUT</td>
<td>0</td>
<td>15</td>
<td>A</td>
</tr>
<tr>
<td>Operating Ambient Temperature</td>
<td>T_A</td>
<td>-40</td>
<td>+85</td>
<td>°C</td>
</tr>
<tr>
<td>Operating Junction Temperature</td>
<td>T_J</td>
<td>-40</td>
<td>+125</td>
<td>°C</td>
</tr>
</tbody>
</table>

**Thermal Characteristics**

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>TYP</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Thermal Shutdown</td>
<td>T_SD</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>Thermal Shutdown Hysteresis</td>
<td>T_SDH</td>
<td>35</td>
<td>°C</td>
</tr>
<tr>
<td>Thermal Resistance: Junction to Ambient (0 LFM) (Note 4)</td>
<td>θJA</td>
<td>10</td>
<td>°C/W</td>
</tr>
<tr>
<td>Thermal Resistance: Junction to Case (0 LFM)</td>
<td>θJC</td>
<td>1</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

**Note 1:** PVIN rising and falling slew rates cannot be outside of specification. PVIN should rise monotonically into regulation. Filter PVIN with proper input bulk capacitance so that the input AC ripple in regulation is less than ±1V of the regulation voltage. See Input Capacitor Selection for details.

**Note 2:** For accurate power up sequencing, use a fast ENABLE logic (>3V/100µs) after both AVIN and PVIN are high. Tying ENABLE to AVIN may result in a startup delay due to a slow ENABLE logic.

**Note 3:** Dropout: Maximum V_OUT ≤ V_IN - 2.5V

**Note 4:** Based on 2oz. external copper layers and proper thermal design in line with EUP/JEDEC JESD51-7 standard for high thermal conductivity boards.
### Electrical Characteristics

NOTE: $V_{in} = 12V$, Minimum and Maximum values are over operating ambient temperature range unless otherwise noted. Typical values are at $T_A = 25^\circ C$.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>SYMBOL</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating Input Voltage</td>
<td>PVIN</td>
<td></td>
<td>4.5</td>
<td>13.2</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Controller Input Voltage</td>
<td>AVIN</td>
<td></td>
<td>3</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>AVIN Under Voltage Lock-out rising</td>
<td>AVIN_{UVLOR}</td>
<td>Voltage above which UVLO is not asserted</td>
<td>2.5</td>
<td>2.75</td>
<td>3</td>
<td>V</td>
</tr>
<tr>
<td>AVIN Under Voltage Lock-out falling</td>
<td>AVIN_{OVLOF}</td>
<td>Voltage below which UVLO is asserted</td>
<td>2.1</td>
<td>2.35</td>
<td>2.6</td>
<td>V</td>
</tr>
<tr>
<td>AVIN UVLO Hysteresis</td>
<td>AVIN_{HYS}</td>
<td></td>
<td>400</td>
<td></td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>AVIN Pin Input Current</td>
<td>I_{AVIN}</td>
<td></td>
<td>14</td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Internal LDO Output</td>
<td>AVINO</td>
<td></td>
<td>3.4</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Shut-Down Supply Current</td>
<td>IPVIN_S</td>
<td>PVIN=12V, AVIN=3.4V, ENABLE=0V</td>
<td>1</td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Shut-Down Supply Current</td>
<td>IAVIN_S</td>
<td>PVIN=12V, AVIN=3.4V, ENABLE=0V</td>
<td>75</td>
<td></td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>Feedback Pin Voltage</td>
<td>V_{FB}</td>
<td>Feedback node voltage at: PVIN = 12V, ILOAD = 0, T_A = 25°C</td>
<td>0.594</td>
<td>0.60</td>
<td>0.606</td>
<td>V</td>
</tr>
<tr>
<td>Feedback Pin Voltage</td>
<td>V_{FB}</td>
<td>Feedback node voltage at: 4.5V ≤ PVIN ≤ 13.2V, 0A ≤ ILOAD ≤ 15A, T_A = -40 to 85°C</td>
<td>0.588</td>
<td>0.60</td>
<td>0.612</td>
<td>V</td>
</tr>
<tr>
<td>Feedback Pin Input Leakage Current</td>
<td>I_{FB}</td>
<td>VFB pin input leakage current (Note 5)</td>
<td>-5</td>
<td>5</td>
<td>nA</td>
<td></td>
</tr>
<tr>
<td>V_{OUT} Rise Time</td>
<td>t_{RISE}</td>
<td>C_{SS} = 47nF (Note 5, Note 6 and Note 7)</td>
<td>1.96</td>
<td>2.8</td>
<td>3.64</td>
<td>ms</td>
</tr>
<tr>
<td>Soft Start Capacitor Range</td>
<td>C_{SS_RANGE}</td>
<td>Note 5</td>
<td>10</td>
<td>47</td>
<td>68</td>
<td>nF</td>
</tr>
<tr>
<td>Output Capacitance Range</td>
<td>C_{OUT}</td>
<td>PVIN = 12V, $V_{OUT} = 3.3V; R_{FS} = 22k\Omega$ See Table 3 for other output voltages (Note 5)</td>
<td>80</td>
<td>200</td>
<td>800</td>
<td>µF</td>
</tr>
<tr>
<td>Continuous Output Current</td>
<td>I_{OUT_MAX_CONT}</td>
<td>Subject to thermal derating</td>
<td>0</td>
<td>15</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>OCP Trip Point</td>
<td>I_{OCP}</td>
<td>PVIN = 12V</td>
<td>15.2</td>
<td>20</td>
<td>A</td>
<td></td>
</tr>
<tr>
<td>Short Circuit Average Input Current</td>
<td>I_{IN_OCP}</td>
<td>Short = 10mΩ (Note 8)</td>
<td>100</td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>ENABLE Logic High</td>
<td>V_{ENABLE_HIGH}</td>
<td>4.5V ≤ V_{IN} ≤ 13.2V; V_{IN} = 12V</td>
<td>1.25</td>
<td></td>
<td>AV_{IN}</td>
<td>V</td>
</tr>
<tr>
<td>ENABLE Logic Low</td>
<td>V_{ENABLE_LOW}</td>
<td>4.5V ≤ V_{IN} ≤ 13.2V; V_{IN} = 12V</td>
<td>0</td>
<td>0.95</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>ENABLE Hysteresis</td>
<td>EN_{HYS}</td>
<td></td>
<td>200</td>
<td></td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>ENABLE Lockout Time</td>
<td>T_{ENLOCKOUT}</td>
<td>fs = 1MHz (Note 5)</td>
<td>8</td>
<td></td>
<td>ms</td>
<td></td>
</tr>
<tr>
<td>ENABLE Pin Input Current</td>
<td>I_{ENABLE}</td>
<td>AVIN = 5.5V, ENABLE = 1.8V; ENABLE = 3.4V; ENABLE = 5.5V;</td>
<td>5</td>
<td>8</td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>PARAMETER</td>
<td>SYMBOL</td>
<td>TEST CONDITIONS</td>
<td>MIN</td>
<td>TYP</td>
<td>MAX</td>
<td>UNITS</td>
</tr>
<tr>
<td>---------------------------------</td>
<td>--------</td>
<td>------------------------------------------------------</td>
<td>-----</td>
<td>-----</td>
<td>-----</td>
<td>-------</td>
</tr>
<tr>
<td>Switching Frequency</td>
<td>$F_{SW}$</td>
<td>$R_{FS} = 3.01 \text{k\Omega}$</td>
<td></td>
<td>1.0</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>External SYNC Clock Frequency</td>
<td>$F_{PLL_LOCK}$</td>
<td>Range of SYNC clock frequency (See Table 1)</td>
<td>0.9</td>
<td>1.8</td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>Lock Range</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>S_IN Threshold – Low</td>
<td>$V_{S_IN_LO}$</td>
<td>$S_IN$ Clock Logic Low Level (Note 5)</td>
<td>0.8</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>S_IN Threshold – High</td>
<td>$V_{S_IN_HI}$</td>
<td>$S_IN$ Clock Logic High Level (Note 5)</td>
<td>1.8</td>
<td>2.5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>S_OUT Threshold – Low</td>
<td>$V_{S_OUT_LO}$</td>
<td>$S_OUT$ Clock Logic Low Level (Note 5)</td>
<td></td>
<td>0.8</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>S_OUT Threshold – High</td>
<td>$V_{S_OUT_HI}$</td>
<td>$S_OUT$ Clock Logic High Level (Note 5)</td>
<td>1.8</td>
<td>2.5</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>POK Lower Threshold</td>
<td>$POK_{LT}$</td>
<td>Percentage of Nominal Output Voltage for POK to be Low</td>
<td>90</td>
<td></td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>POK Output Low Voltage</td>
<td>$V_{POKL}$</td>
<td>With 4mA Current Sink into POK</td>
<td>0.4</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>POK Output Hi Voltage</td>
<td>$V_{POKH}$</td>
<td>PVIN range: $4.5V \leq PVIN \leq 15V$</td>
<td></td>
<td></td>
<td></td>
<td>AVINV</td>
</tr>
<tr>
<td>POK pin $V_{OH}$ leakage current</td>
<td>$I_{POKL}$</td>
<td>POK High (Note 5)</td>
<td>1</td>
<td></td>
<td></td>
<td>$\mu$A</td>
</tr>
<tr>
<td>M/S Pin Logic Low</td>
<td>$V_{T_LOW}$</td>
<td>Tie Pin to GND (Master Mode)</td>
<td>0.8</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>M/S Pin Logic High</td>
<td>$V_{T_HIGH}$</td>
<td>Pull up to AVIN Through an External Resistor $REXT$ (Slave Mode)</td>
<td>1.8</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>M/S Pin Input Current</td>
<td>$I_{M/S}$</td>
<td>$REXT = 15\text{k\Omega}$; $AVIN = 3.4\text{V}$; $AVIN = 5.5\text{V}$</td>
<td>65</td>
<td>175</td>
<td></td>
<td>$\mu$A</td>
</tr>
</tbody>
</table>

Note 5: Parameter not production tested but is guaranteed by design.

Note 6: Rise time calculation begins when $AVIN > V_{UVLO}$ and $ENABLE = \text{HIGH}$.

Note 7: $V_{OUT}$ Rise Time Accuracy does not include soft-start capacitor tolerance.

Note 8: Output short circuit condition was performed with load impedance that is greater than or equal to $10\text{m\Omega}$. 
Typical Performance Curves

### Efficiency vs. Output Current

- **Single Supply**
  - Conditions: \( V_{IN} = 12.0V \)
  - Output Voltage: VOUT = 3.3V
  - Efficiency vs. Output Current

- **Dual Supply**
  - Conditions: \( AVIN = 3.3V \)
  - Output Voltage: VOUT = 1.0V
  - Efficiency vs. Output Current

### Output Current De-rating

- **No Air Flow**
  - Conditions: \( V_{IN} = 12V \)
  - \( T_{JMAX} = 125°C \)
  - \( \theta_{JA} = 13°C/W \)
  - 13x12x3mm QFN
  - Maximum Output Current vs. Ambient Temperature

- **Air Flow (200fpm)**
  - Conditions: \( V_{IN} = 12V \)
  - \( T_{JMAX} = 125°C \)
  - \( \theta_{JA} = 10.5°C/W \)
  - 13x12x3mm QFN
  - Air Flow (200fpm)

- **Air Flow (400fpm)**
  - Conditions: \( V_{IN} = 12V \)
  - \( T_{JMAX} = 125°C \)
  - \( \theta_{JA} = 9°C/W \)
  - 13x12x3mm QFN
  - Air Flow (400fpm)

- **Heat Sink**
  - Conditions: \( V_{IN} = 12V \)
  - \( T_{JMAX} = 125°C \)
  - \( \theta_{JA} = 9°C/W \)
  - 13x12x3mm QFN
  - No Air Flow
  - Heat Sink - Wakefield Thermal Solutions

---
**Typical Performance Curves**

**Output Current De-rating**

- **W/ Heat Sink and Air Flow (200fpm)**
  - Conditions:
    - $V_{IN} = 12V$
    - $T_{JMAX} = 125°C$
    - $\theta_{JA} = 9.5°C/W$
    - 13x12x3mm QFN
    - Air Flow (200fpm)
    - Heat Sink - Wakefield Thermal Solutions
  - P/N 651-B

**Output Voltage vs. Output Current**

- **VIN = 8V**
- **VIN = 10V**
- **VIN = 12V**

**Max $V_{OUT}$ at 15A vs. Temperature**

- Conditions:
  - $V_{IN} = 12V$
  - LOAD = 15A
  - No Air Flow
  - No Heat Sink

**Output Voltage vs. Output Current**

- **VOUT_NOM = 1.0V**
- **VOUT_NOM = 1.2V**

Note: Air flow or heat sink may be required for higher currents. See derating curves.
Typical Performance Curves

Output Voltage vs. Output Current

Output Voltage vs. Temperature

Output Voltage vs. Temperature

Output Voltage vs. Temperature

Parallel Current Share Breakdown

Note: Air flow or heat sink may be required for higher currents. See derating curves.
**Typical Performance Characteristics**

**Enable Startup/Shutdown Waveform (0A)**
- **_CONDITIONS**: VIN = 12V, VOUT = 3.3V, Load = 0A,Css = 47nF, CIN = 3x22µF(1206), COUT = 100µF(1206) + 3x47µF(1206)

**Enable Startup/Shutdown Waveform (5A)**
- **_CONDITIONS**: VIN = 12V, VOUT = 3.3V, Load = 5A,Css = 47nF, CIN = 3x22µF(1206), COUT = 100µF(1206) + 3x47µF(1206)

**Enable Startup/Shutdown Waveform (10A)**
- **_CONDITIONS**: VIN = 12V, VOUT = 3.3V, Load = 10A, Css = 47nF, CIN = 3x22µF(1206), COUT = 100µF(1206) + 3x47µF(1206)

**Enable Startup/Shutdown Waveform (15A)**
- **_CONDITIONS**: VIN = 12V, VOUT = 3.3V, Load = 15A, Css = 47nF, CIN = 3x22µF(1206), COUT = 100µF(1206) + 3x47µF(1206)

**Power Up Waveform (0A)**
- **_CONDITIONS**: VIN = 12V, VOUT = 3.3V, Load = 0A, Css = 47nF, CIN = 3x22µF(1206), COUT = 100µF(1206) + 3x47µF(1206)

**Power Up Waveform (15A)**
- **CONDITIONS**: VIN = 12V, VOUT = 3.3V, Load = 15A, Css = 47nF, CIN = 3x22µF(1206), COUT = 100µF(1206) + 3x47µF(1206)
**Typical Performance Characteristics**

### Output Ripple at 20MHz Bandwidth

- **VOUT = 1V (AC Coupled)**
- **VOUT = 1.8V (AC Coupled)**
- **VOUT = 3.3V (AC Coupled)**

**CONDITIONS**
- $V_{IN} = 12V$
- $C_{IN} = 3 \times 22\, \mu F$ (1206)
- $C_{OUT} = 3 \times 47\, \mu F + 100\, \mu F$ (1206)
- **LOAD = 0A**

**Measurement:**
- 20mV / DIV

### Output Ripple at 500MHz Bandwidth

- **VOUT = 1V (AC Coupled)**
- **VOUT = 1.8V (AC Coupled)**
- **VOUT = 3.3V (AC Coupled)**

**CONDITIONS**
- $V_{IN} = 12V$
- $C_{IN} = 3 \times 22\, \mu F$ (1206)
- $C_{OUT} = 3 \times 47\, \mu F + 100\, \mu F$ (1206)
- **LOAD = 0A**

**Measurement:**
- 20mV / DIV

### Output Ripple at 20MHz Bandwidth

- **VOUT = 1V (AC Coupled)**
- **VOUT = 1.8V (AC Coupled)**
- **VOUT = 3.3V (AC Coupled)**

**CONDITIONS**
- $V_{IN} = 12V$
- $C_{IN} = 3 \times 22\, \mu F$ (1206)
- $C_{OUT} = 3 \times 47\, \mu F + 100\, \mu F$ (1206)
- **LOAD = 10A**

**Measurement:**
- 20mV / DIV
Typical Performance Characteristics

Load Transient from 0 to 5A (V_{OUT} = 3.3V)

 CONDITIONS
 VIN = 12V, VOUT = 3.3V
 CIN = 3 x 22µF (1206)
 COUT = 3 x 47µF (1206) + 100µF (1206)
 Using Best Performance Configuration

Load Transient from 0 to 10A (V_{OUT} = 3.3V)

 CONDITIONS
 VIN = 12V, VOUT = 3.3V
 CIN = 3 x 22µF (1206)
 COUT = 3 x 47µF (1206) + 100µF (1206)
 Using Best Performance Configuration

Load Transient from 0 to 15A (V_{OUT} = 3.3V)

 CONDITIONS
 VIN = 12V, VOUT = 3.3V
 CIN = 3 x 22µF (1206)
 COUT = 3 x 47µF (1206) + 100µF (1206)
 Using Best Performance Configuration

Load Transient from 0 to 5A (V_{OUT} = 1V)

 CONDITIONS
 VIN = 12V, VOUT = 1.0V
 CIN = 3 x 22µF (1206)
 COUT = 3 x 47µF (1206) + 100µF (1206)
 Using Best Performance Configuration

Load Transient from 0 to 10A (V_{OUT} = 1V)

 CONDITIONS
 VIN = 12V, VOUT = 1.0V
 CIN = 3 x 22µF (1206)
 COUT = 3 x 47µF (1206) + 100µF (1206)
 Using Best Performance Configuration

Load Transient from 0 to 15A (V_{OUT} = 1V)

 CONDITIONS
 VIN = 12V, VOUT = 1.0V
 CIN = 3 x 22µF (1206)
 COUT = 3 x 47µF (1206) + 100µF (1206)
 Using Best Performance Configuration
**Typical Performance Characteristics**

**Pre-Bias Startup Waveform**
- PVIN = 12V
- Conditions:
  - VIN = 12V (Single Supply Only)
  - VOUT = 1.0V, Load = 0A, Css = 47nF
  - CIN = 3x22µF(1206), COUT = 3x47µF(1206)+100µF(1206)
- Max Pre-Bias <100% of Nominal

**Pre-Bias Shutdown Waveform**
- PVIN = 12V
- Conditions:
  - VIN = 12V (Single Supply Only)
  - VOUT = 1.0V, Load = 0A, Css = 47nF
  - CIN = 3x22µF(1206), COUT = 3x47µF(1206)+100µF(1206)
- VOUT is held low for another ~6ms
**Functional Description**

**Synchronous Buck Converter**

The EN23F2QI is a highly integrated synchronous, buck converter with integrated controller, power MOSFET switches and integrated inductor. The nominal input voltage (PVIN) range is 4.5V to 13.2V and can support up to 15A of continuous output current. The output voltage is programmed using an external resistor divider network. The control loop utilizes a Type IV Voltage-Mode compensation network and maximizes on a low-noise PWM topology. Much of the compensation circuitry is internal to the device. However, a phase lead capacitor is required along with the output voltage feedback resistor divider to complete the Type IV compensation network. The high switching frequency of the EN23F2QI enables the use of small size input and output filter capacitors, as well as a wide loop bandwidth within a small footprint.

**Protection Features:**

The power supply has the following protection features:

- Over Current and Short Circuit Protection
- Thermal Soft-Shutdown with Hysteresis
- Under-Voltage Lockout Protection
- Pre-Bias Protection

**Additional Features:**

- Switching Frequency Synchronization
- Programmable Soft-Start
- Power OK Output Monitoring

---

**Figure 4: Functional Block Diagram**
**Modes of Operation**

The EN23F2QI is designed to be powered by either a single input supply (PVIN) or two separate supplies: one for PVIN and the other for AVIN. The EN23F2QI is not “hot pluggable.” Refer to the PVIN Slew Rate specification on page 4.

**Single Input Supply Application (PVIN Only):**

![Figure 5: Single Input Supply Schematic](image)

In single input supply mode, the EN23F2QI only requires one input voltage rail (typically 12V). The EN23F2QI has an internal linear regulator that converts PVIN to 3.4V. The output of the linear regulator is provided on the AVINO pin once the device is enabled. AVINO should be connected to AVIN. Also, in this single supply application, place a resistor (R\text{VB}) between VDDB and AVIN, as shown in Figure 5. Altera recommends R\text{VB}=4.75\,\text{kΩ}.

**Dual Input Supply Application (PVIN and AVIN):**

![Figure 6: Dual Input Supply Schematic](image)

In dual input supply mode, two input voltage rails are required (typically 12V for PVIN and 3.4V for AVIN). Refer to Figure 6 for the recommended schematic for a dual input supply application. Since AVINO is not used, it can be left open.

**ENABLE Operation**

The ENABLE pin provides a means to enable normal operation or to shut down the device. A logic high will enable the converter into normal operation. When the ENABLE pin is asserted (high) the device will undergo a normal soft-start. A logic low will disable the converter. A logic low will power down the device in a controlled manner and the device is subsequently shut down. The ENABLE signal has to be low for at least the ENABLE Lockout Time (8ms) in order for the device to be re-enabled. To ensure accurate startup sequencing the ENABLE/DISABLE signal should be faster than 3V/100µs. A slower ENABLE/DISABLE signal may result in a delayed startup and shutdown response. Do not leave ENABLE floating.

**Pre-Bias Operation**

The EN23F2QI has a Pre-Bias feature which will allow the regulator to startup into a pre-charged output. The pre-biased output voltage must be below the nominal regulation voltage; otherwise, damage may occur during startup and shutdown. To use this feature, the EN23F2QI must be configured to Single Supply mode, set to standalone operation (no parallel operation) and follow the instructions below:

- The EN\_PB pin must be pulled high to AVIN
- A resistor divider must be connected from PVIN to ENABLE to Ground (10k on top, 2.26k on the bottom) to ensure proper shutdown. The resistor divider will disable the device when PVIN falls below approximately 6.8V. The resistor divider values may be adjusted accordingly to meet PVIN requirements. See Figure X.
  - PVIN rail should be in regulation (>4.5V) prior to being enabled.
  - Since the ENABLE pin is tied to the resistor divider to PVIN, an open drain (such as the POK signal of another regulator or Sequencer) should be tied to ENABLE in order to keep the device disabled while the PVIN rail rises into regulation.
  - Once the PVIN rail is in regulation, the ENABLE may be pulled high through the resistor divider.
  - The ENABLE rise time must be faster than 3V/100us.

The output will start up from the Pre-Bias voltage into regulation monotonically if the instructions are followed; otherwise, the Pre-Bias Protection feature may not function properly and the device will startup into a Pre-Bias output voltage. Starting up
into a Pre-Bias voltage without the Pre-Bias Protection feature enabled can lead to device damage. When using the Pre-Bias feature, the device must be disabled using the ENABLE pin prior to PVIN falling out of regulation (<4.5V), otherwise damage may occur during shutdown. To disable the Pre-Bias feature pull the EN_PB pin directly to ground. Do not leave the EN_PB pin floating. See Typical Performance Characteristics for an example of Pre-Bias Protection. See Figure X for a typical schematic with Pre-Bias Protection enabled.

**Figure X. Pre-Bias Application Circuit**

**Frequency Synchronization**

The switching frequency of the EN23F2QI can be phase-locked to an external clock source to move unwanted beat frequencies out of band. The internal switching clock of the EN23F2QI can be phase locked to a clock signal applied to the S_IN pin. An activity detector recognizes the presence of an external clock signal and automatically phase-locks the internal oscillator to this external clock. Phase-lock will occur as long as the input clock frequency is in the range of 0.9MHz to 1.8MHz. The external clock frequency must be within ±10% of the nominal switching frequency set by the \( R_{FS} \) resistor. It is recommended to use a synchronized clock frequency close to the typical frequency recommendations in Table 1. A 3.01kΩ resistor from FQADJ to ground is recommended for clock frequencies within ±10% of 1MHz. When no clock is present, the device reverts to the free running frequency of the internal oscillator set by the \( R_{FS} \) resistor.

The efficiency performance of the EN23F2QI for various PVIN/VOUT combinations can be optimized by adjusting the switching frequency. Table 1 shows recommended \( R_{FS} \) values for various PVIN/VOUT combinations in order to optimize performance of the EN23F2QI. Using higher \( R_{FS} \) resistor values are allowed. Do not use lower \( R_{FS} \) values than recommendations as that may set the frequency too low and cause inductor saturation. When synchronizing multiple devices, use the highest recommended switching frequency of the devices.

![Rfs vs. SW Frequency](Image)

**Figure 7. \( R_{FS} \) versus Switching Frequency**

<table>
<thead>
<tr>
<th>PVIN</th>
<th>VOUT</th>
<th>( R_{FS} )</th>
<th>Typical fsw</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.3V</td>
<td>22k</td>
<td>1.42 MHz</td>
<td></td>
</tr>
<tr>
<td>2.5V</td>
<td>10k</td>
<td>1.3 MHz</td>
<td></td>
</tr>
<tr>
<td>1.8V</td>
<td>4.87k</td>
<td>1.15 MHz</td>
<td></td>
</tr>
<tr>
<td>1.5V</td>
<td>3.01k</td>
<td>1.0 MHz</td>
<td></td>
</tr>
<tr>
<td>1.2V</td>
<td>3.01k</td>
<td>1.0 MHz</td>
<td></td>
</tr>
<tr>
<td>&lt;1.0V</td>
<td>3.01k</td>
<td>1.0 MHz</td>
<td></td>
</tr>
</tbody>
</table>

**Table 1: Recommended \( R_{FS} \) Values**

**Soft-Start Operation**

Soft start is a means to ramp the output voltage gradually upon start-up. The output voltage rise time is controlled by the choice of soft-start capacitor, which is placed between the SS pin and the AGND pin. During start-up of the converter, the reference voltage to the error amplifier is linearly increased to its final level by an internal current source of approximately 10µA. The soft-start time is measured from when \( V_{IN} > V_{UVLO} \) and ENABLE pin voltage crosses its logic high threshold to when \( V_{OUT} \) reaches its programmed value. The total soft-start time can be calculated by:

\[
TSS \approx C_{SS} \times 0.06
\]

Typical soft-start time is approximately 2.8ms with SS capacitor value of 47nF.

www.altera.com/enpirion Page 16
POK Operation

The POK signal is an open drain signal (requires a pull up resistor to AVIN or similar voltage) from the converter indicating the output voltage is within the specified range. Typically, a 100kΩ or lower resistance is used as the pull-up resistor. The POK signal will be logic high (AVIN) when the output voltage is above 90% of the programmed voltage level. If the output voltage is below this point, the POK signal will be a logic low. The POK signal can be used to sequence down-stream converters by tying to their enable pins.

Over Current Protection

The current limit function is achieved by sensing the current flowing through a high-side sense PFET. If the current exceeds the OCP threshold, the switching cycle is terminated and an OCP counter is incremented. If the counter value reaches 32 OCP cycles, the device will shut down as described below. If there are 8 consecutive cycles that do not exceed the OCP threshold, the counter will reset. Once the OCP counter has reached 32 cycles, the MOSFET switches will tri-state and the soft start capacitor will be discharged. After approximately 32ms the device will attempt a restart. If the OCP condition persists, the device will enter a hiccup mode until the OCP condition is removed. The OCP trip point depends on PVIN, VOUT, RCLX, RFS and is meant to protect the device from damage. OCP is not an adjustable threshold. Follow Table 2 for recommended RCLX and RFS values to set the current limit above 9A under normal operating conditions. Not following Table 2 may result in current limit being too low or too high.

Note: Do not leave RCLX pin floating.

<table>
<thead>
<tr>
<th>PVIN to 13.2V</th>
<th>VOUT</th>
<th>RCLX</th>
<th>RFS</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.5V</td>
<td>3.3V</td>
<td>32.4k</td>
<td>22k</td>
</tr>
<tr>
<td>2.5V</td>
<td>43.2k</td>
<td>10k</td>
<td></td>
</tr>
<tr>
<td>1.8V</td>
<td>4.87k</td>
<td></td>
<td></td>
</tr>
<tr>
<td>1.5V</td>
<td>41.2k</td>
<td>3.01k</td>
<td></td>
</tr>
<tr>
<td>1.2V</td>
<td>46.4k</td>
<td>3.01k</td>
<td></td>
</tr>
<tr>
<td>≤1.0V</td>
<td>54.9k</td>
<td>3.01k</td>
<td></td>
</tr>
</tbody>
</table>

Table 2: Recommended RCLX Values

Thermal Overload Protection

Thermal shutdown circuit will disable device operation when the junction temperature exceeds approximately 150°C. The device will go through a soft-shutdown and allow the output to discharge in a controlled manner. This prevents excessive output ringing in the event of a thermal fault condition. After a thermal shutdown event, when the junction temperature drops by approximately 35°C, the converter will re-start with a normal soft-start.

AVIN Under-Voltage Lock-Out (UVLO)

Internal circuits ensure that the converter will not start switching until the AVIN input voltage is above the specified minimum voltage. Hysteresis, input de-glitch and output leading edge blanking ensures high noise immunity and prevents false UVLO triggers.

Master / Slave (Parallel) Operation:

Up to four EN23F2QI devices may be connected in a Master/Slave configuration to handle larger load currents. The maximum output current for each parallel device will need to be de-rated by 20 percent so that no devices will over current due to current mis-match. The Master device’s switching clock may be phase-locked to an external clock source via the S_IN pin or left open and use its default switching frequency. The device is placed in Master mode by pulling the M/S pin low or in Slave mode by pulling M/S pin high. Note that the M/S pin is also pulled low for standalone mode. In Master mode, the internal PWM signal is output on the S_OUT pin. This PWM signal from the Master is fed to the Slave device at its S_IN input. The Slave device acts like an extension of the power FETs in the Master. The inductor in the Slave prevents crow-bar currents from Master to Slave due to timing delays. Parallel operation in dual supply mode is shown in Figure 9. Single supply mode operation may also be implemented. Note that only critical components are shown. The red text and...
Red lines indicate the important parallel operation connections and care should be taken in layout to ensure low impedance between those paths. The parallel current matching is illustrated in Figure 8.

**Figure 9.** Parallel Operation Illustration
Application Information
Output Voltage Programming and Loop Compensation

The EN23F2QI uses a Type IV Voltage Mode compensation network. Type IV Voltage Mode control is a proprietary Altera Enpirion control scheme that maximizes control loop bandwidth to deliver excellent load transient responses and maintain output regulation with pin point accuracy. For ease of use, most of this network has been customized and is integrated within the device package.

The EN23F2QI output voltage is programmed using a simple resistor divider network (RA and RB). The feedback voltage at VFB is nominally 0.6V. RA is predetermined based on Table 4 and RB can be calculated based on Figure 10. The values recommended for COUT, CA, RCA, and REA make up the external compensation of the EN23F2QI. It will vary with each PVIN and VOUT combination to optimize on performance. The EN23F2QI solution can be optimized for either smallest size or highest performance. Please see Table 4 for a list of recommended RA, CA, RCA, and REA values for each solution.

Since VFB is a sensitive node, do not touch the VFB node while the device is in operation as doing so may introduce parasitic capacitance into the control loop that causes the device to behave abnormally and damage may occur.

---

**Figure 10:** $V_{OUT}$ Resistor Divider & Compensation Components. See Table 4 for details.

---

Input Capacitor Selection

The EN23F2QI requires three 22µF/1206 input capacitor. Low-cost, low-ESR ceramic capacitors should be used as input capacitors for this converter. The dielectric must be X5R or X7R rated. Y5V or equivalent dielectric formulations must not be used as these lose too much capacitance with frequency, temperature and bias voltage. In some applications, lower value capacitors are needed in parallel with the larger, capacitors in order to provide high frequency decoupling. Distance from the input power source to the input of the device creates parasitic inductance which can increase input ripple during startup or in steady state operation. Be sure the input is properly filtered with additional bulk capacitance so that the input AC ripple on PVIN is less than 1V peak-to-peak. Placing capacitors in parallel reduces the impedance and will result in lower ripple voltage. Table 2 contains a list of recommended input capacitors.

### Recommended Input Capacitors

<table>
<thead>
<tr>
<th>Description</th>
<th>MFG</th>
<th>P/N</th>
</tr>
</thead>
<tbody>
<tr>
<td>22µF, 16V, X5R, 10%, 1206</td>
<td>Murata</td>
<td>GRM31CR61C226ME15</td>
</tr>
<tr>
<td>22µF, 16V, X5R, 20%, 1206</td>
<td>Taiyo Yuden</td>
<td>EMK316ABJ226ML-T</td>
</tr>
<tr>
<td>22µF, 25V, X5R, 10%, 1210</td>
<td>Murata</td>
<td>GRM32ER61E226KE1SL</td>
</tr>
<tr>
<td>22µF, 25V, X5R, 20%, 1210</td>
<td>Taiyo Yuden</td>
<td>TMK325BJ226MM-T</td>
</tr>
</tbody>
</table>

**Table 2:** Recommended Input Capacitors

---

Output Capacitor Selection

As seen from Table 4, the EN23F2QI has been optimized for use with one 100µF/1206 plus three 47µF/1206 output capacitors for best performance. For smallest solution size, various combinations of output capacitance may be used. See Table 4 for details. Low ESR ceramic capacitors are required with X5R or X7R rated dielectric formulation. Y5V or equivalent dielectric formulations must not be used as these lose too much capacitance with frequency, temperature and bias voltage. Table 3 contains a list of recommended output capacitors.

Extra bulk capacitors may be used to improve load transient response at the load. The maximum output capacitance allowed on the EN23F2QI depends on the output voltage. Table 3 shows the maximum output capacitance based on output voltage. The maximum output capacitance includes all capacitors connected from the output power plain to ground.
If the maximum output capacitance in the application exceeds 50% of the COUT_MAX value in Table 3, then a “snubber” circuit is required (See Figure 1). The “snubber” circuit is a series resistor and capacitor from the NC(SW) pin to PGND. The “snubber” values are optimized for the EN23F2QI and should be followed to within 10% of the recommendations. Due to the added power dissipation, using the “snubber” will decrease the converter efficiency as shown in Figure 11. It is recommended to use at least a ¼W resistor at 1206 case size or greater due to power dissipation. The capacitor should be at least 0603 case size. Since additional bulk capacitance changes the LC double pole of the Voltage Mode Control architecture, be sure to have at least 4mΩ of separation between the feedback sense point and the additional bulk capacitors. Be sure to follow the Best Performance external compensation recommendations in Table 5.

The output capacitance can also influence the output ripple. Output ripple voltage is determined by the aggregate output capacitor impedance. Capacitor impedance, denoted as Z, is comprised of capacitive reactance, effective series resistance, ESR, and effective series inductance, ESL reactance.

Placing output capacitors in parallel reduces the impedance and will hence result in lower ripple voltage.

$$\frac{1}{Z_{\text{Total}}} = \frac{1}{Z_1} + \frac{1}{Z_2} + ... + \frac{1}{Z_n}$$

### Recommended Output Capacitors

<table>
<thead>
<tr>
<th>Description</th>
<th>MFG</th>
<th>P/N</th>
</tr>
</thead>
<tbody>
<tr>
<td>47µF, 6.3V, X5R, 20%, 1206</td>
<td>Murata</td>
<td>GRM31CR60J476ME19L</td>
</tr>
<tr>
<td>47µF, 10V, X5R, 20%, 1206</td>
<td>Taiyo Yuden</td>
<td>LMK316BJ476ML-T</td>
</tr>
<tr>
<td>22µF, 10V, X5R, 20%, 0805</td>
<td>Taiyo Yuden</td>
<td>LMK212BJ226MG-T</td>
</tr>
<tr>
<td>100µF, 6.3V, X5R, 20%, 1206</td>
<td>Murata</td>
<td>GRM31CR60J107ME39L</td>
</tr>
<tr>
<td></td>
<td>Taiyo Yuden</td>
<td>JMK316BJ107ML-T</td>
</tr>
</tbody>
</table>

Table 4: Recommended Output Capacitors
### Best Performance

\( C_{IN} = 3 \times 22\mu F/1206 \)

\( C_{OUT} = 3\times47\mu F \ (1206) + 100\mu F(1206) \)

\( R_A = 200 \ \text{k}\Omega \)

<table>
<thead>
<tr>
<th>PVIN (V)</th>
<th>VOUT (V)</th>
<th>( C_A ) (pF)</th>
<th>( R_{CA} ) (k\Ω)</th>
<th>( R_{EA} ) (k\Ω)</th>
<th>Ripple (mV)</th>
<th>Deviation (mV)</th>
</tr>
</thead>
<tbody>
<tr>
<td>13.2V</td>
<td>1.0V</td>
<td>27</td>
<td>15</td>
<td>200</td>
<td>25.6</td>
<td>40</td>
</tr>
<tr>
<td></td>
<td>1.2V</td>
<td>27</td>
<td>15</td>
<td>200</td>
<td>24</td>
<td>42</td>
</tr>
<tr>
<td></td>
<td>1.5V</td>
<td>27</td>
<td>15</td>
<td>200</td>
<td>26.4</td>
<td>60</td>
</tr>
<tr>
<td></td>
<td>1.8V</td>
<td>15</td>
<td>15</td>
<td>86</td>
<td>28.4</td>
<td>70</td>
</tr>
<tr>
<td></td>
<td>2.5V</td>
<td>15</td>
<td>15</td>
<td>86</td>
<td>31.6</td>
<td>86</td>
</tr>
<tr>
<td></td>
<td>3.3V</td>
<td>15</td>
<td>15</td>
<td>86</td>
<td>37.3</td>
<td>96</td>
</tr>
</tbody>
</table>

### Smallest Solution Size

\( R_A = 100 \ \text{k}\Omega \)

\( C_{IN} = 3 \times 22\mu F/1206 \)

\( V_{OUT} \leq 1.8V, \ C_{OUT} = 22\mu F/0805 + 2\times47\mu F/0805 \)

\( 3.3V > V_{OUT} > 1.8V, \ C_{OUT} = 3\times47\mu F/1206 \)

<table>
<thead>
<tr>
<th>PVIN (V)</th>
<th>VOUT (V)</th>
<th>( C_A ) (pF)</th>
<th>( R_{CA} ) (k\Ω)</th>
<th>( R_{EA} ) (k\Ω)</th>
<th>Ripple (mV)</th>
<th>Deviation (mV)</th>
</tr>
</thead>
<tbody>
<tr>
<td>13.2V</td>
<td>1.0V</td>
<td>12</td>
<td>36</td>
<td>Open</td>
<td>15</td>
<td>78</td>
</tr>
<tr>
<td></td>
<td>1.2V</td>
<td>12</td>
<td>36</td>
<td>Open</td>
<td>18</td>
<td>93</td>
</tr>
<tr>
<td></td>
<td>1.5V</td>
<td>12</td>
<td>36</td>
<td>Open</td>
<td>22</td>
<td>104</td>
</tr>
<tr>
<td></td>
<td>1.8V</td>
<td>12</td>
<td>36</td>
<td>Open</td>
<td>25</td>
<td>130</td>
</tr>
<tr>
<td></td>
<td>2.5V</td>
<td>15</td>
<td>27</td>
<td>Open</td>
<td>32</td>
<td>162</td>
</tr>
<tr>
<td></td>
<td>3.3V</td>
<td>10</td>
<td>27</td>
<td>Open</td>
<td>46</td>
<td>200</td>
</tr>
</tbody>
</table>

### Table 4: \( R_A, C_A, R_{CA} \) and \( R_{EA} \) Values for Various PVIN/VOUT Combinations: Best Performance vs. Smallest Solution Size.

Use the equations in Figure 10 to calculate \( R_B \). Output ripple is measured at no load and nominal deviation is for a 15A load transient step. For compensation values of output voltage in between the specified output voltages, choose compensation values of the lower output voltage setting.

---

www.altera.com/enpirion Page 21

10301 June 2, 2015 Rev C
Thermal Considerations

Thermal considerations are important power supply design facts that cannot be avoided in the real world. Whenever there are power losses in a system, the heat that is generated by the power dissipation needs to be accounted for. The Altera Enpirion PowerSoC helps alleviate some of those concerns.

The Altera Enpirion EN23F2QI DC-DC converter is packaged in a 13x12x3mm 92-pin QFN package. The QFN package is constructed with copper lead frames that have an exposed thermal pad. The exposed thermal pad on the package should be soldered directly on to a copper ground pad on the printed circuit board (PCB) to act as a heat sink. The recommended maximum junction temperature for continuous operation is 125°C. Continuous operation above 125°C may reduce long-term reliability. The device has a thermal overload protection circuit designed to turn off the device at an approximate junction temperature value of 150°C.

The following example and calculations illustrate the thermal performance of the EN23F2QI.

Example:

\[ V_{IN} = 12\, \text{V} \]
\[ V_{OUT} = 1.2\, \text{V} \]
\[ I_{OUT} = 15\, \text{A} \]

First calculate the output power.
\[ P_{OUT} = V_{OUT} \times I_{OUT} = 1.2\, \text{V} \times 15\, \text{A} = 18\, \text{W} \]

Next, determine the input power based on the efficiency (\( \eta \)) shown in Figure 12.

\[ \eta = P_{OUT} / P_{IN} = 80\% = 0.8 \]
\[ P_{IN} = P_{OUT} / \eta \]
\[ P_{IN} \approx 18\, \text{W} / 0.8 \approx 22.5\, \text{W} \]

The power dissipation (\( P_D \)) is the power loss in the system and can be calculated by subtracting the output power from the input power.
\[ P_D = P_{IN} - P_{OUT} \]
\[ \approx 22.5\, \text{W} - 18\, \text{W} \approx 4.5\, \text{W} \]

With the power dissipation known, the temperature rise in the device may be estimated based on the theta JA value (\( \theta_{JA} \)). The \( \theta_{JA} \) parameter estimates how much the temperature will rise in the device for every watt of power dissipation. The EN23F2QI has a \( \theta_{JA} \) value of 13 °C/W without airflow.

Determine the change in temperature (\( \Delta T \)) based on \( P_D \) and \( \theta_{JA} \).
\[ \Delta T = P_D \times \theta_{JA} \]
\[ \Delta T \approx 4.5\, \text{W} \times 13\, \text{°C/W} = 58.5\, \text{°C} \approx 59\, \text{°C} \]

The junction temperature (\( T_J \)) of the device is approximately the ambient temperature (\( T_A \)) plus the change in temperature. We assume the initial ambient temperature to be 25°C.
\[ T_J = T_A + \Delta T \]
\[ T_J \approx 25\, \text{°C} + 59\, \text{°C} \approx 84\, \text{°C} \]

The maximum operating junction temperature (\( T_{JMAX} \)) of the device is 125°C, so the device can operate at a higher ambient temperature. The maximum ambient temperature (\( T_{AMAX} \)) allowed can be calculated.
\[ T_{AMAX} = T_{JMAX} - P_D \times \theta_{JA} \]
\[ \approx 125\, \text{°C} - 59\, \text{°C} \approx 66\, \text{°C} \]

The maximum ambient temperature the device can reach is 66°C given the input and output conditions. Note that the efficiency will be slightly lower at higher temperatures and this calculation is an estimate. Check De-rating Curves for guaranteed maximum output current over temperature.

---

**Efficiency vs. Output Current**

For \( V_{IN} = 12\, \text{V} \), \( V_{OUT} = 1.2\, \text{V} \) at 15A, \( \eta \approx 80\% \)
Figure 13: Engineering Schematic

A single through-hole test point connects the AGND pin to the GND plane.

Enable can also be driven with an external logic signal depending on the application.

M/8 must be tied to the ground plane for stand-alone operation.

Choose RFOK so that the max sink current is not exceeded.

Output capacitors & compensation network optimized for 12VIN to 3.3VOUT. See datasheet for other VIN/VOUT cases.

Schematic 06663
Gerbers 06661
Figure 14: Top Layer Layout with Critical Components (Top View). See Figure 13 for corresponding schematic.

This layout only shows the critical components and top layer traces for minimum footprint in single-supply mode. Alternate circuit configurations & other low-power pins need to be connected and routed according to customer application. Please see the Gerber files at www.altera.com/enpirion for details on all layers.

Recommendation 1: Input and output filter capacitors should be placed on the same side of the PCB, as close to the EN23F2QI package as possible. They should be connected to the device with very short and wide traces. Do not use thermal reliefs or spokes when connecting the capacitor pads to the respective nodes. The +V and GND traces between the capacitors and the EN23F2QI should be as close to each other as possible so that the gap between the two nodes is minimized, even under the capacitors.

Recommendation 2: The PGND connections for the input and output capacitors on layer 1 need to have a slit between them in order to provide some separation between input and output current loops.

Recommendation 3: The system ground plane should be the first layer immediately below the surface layer. This ground plane should be continuous and un-interrupted below the converter and the input/output capacitors.

Recommendation 4: The thermal pad underneath the component must be connected to the system ground plane through as many vias as possible. The drill diameter of the vias should be 0.33mm, and the vias must have at least 1 oz. copper plating on the inside wall, making the finished hole size around 0.20-0.26mm. Do not use thermal reliefs or spokes to connect the vias to the ground plane. This connection provides the path for heat dissipation from the converter.

Recommendation 5: Multiple small vias (the same size as the thermal vias discussed in recommendation 4) should be used to connect ground terminal of the input capacitor and output capacitors to the system ground plane. It is preferred to put these vias along the edge of the GND copper closest to the +V copper. These vias connect the input/output filter capacitors to the GND plane, and help reduce parasitic inductances in the input and output current loops. If vias cannot be placed under the capacitors, then place them on both sides of the slit in the top layer PGND copper.

Recommendation 6: AVIN is the power supply for the small-signal control circuits. AVINO powers AVIN in single supply mode. AVIN and AVINO should have a decoupling capacitor close to each of their pins. Refer to Figure 14.

Recommendation 7: The layer 1 metal under the device must not be more than shown in Figure 14. Refer to the section regarding Exposed Metal on Bottom of Package. As with any switch-mode DC/DC converter, try not to run sensitive signal or control lines underneath the converter package on other layers.

Recommendation 8: The VOUT sense point should be just after the last output filter capacitor. Keep the sense trace short in order to avoid noise coupling into the node. Contact Altera MySupport for any remote sensing applications.

Recommendation 9: Keep RA, CA, RB, and RCA close to the VFB pin (Refer to Figure 14). The VFB pin is a high-impedance, sensitive node. Keep the trace to this pin as short as possible. Whenever possible, connect RB directly to the AGND instead of going through the GND plane.

Recommendation 10: Follow all the layout recommendations as close as possible to optimize performance. Altera provides schematic and layout reviews for all customer designs. Contact Altera MySupport for detailed support (www.altera.com/mysupport).
Exposure Metal on Bottom of Package

Lead-frames offer many advantages in thermal performance, in reduced electrical lead resistance, and in overall footprint. However, they do require some special considerations.

In the assembly process lead frame construction requires that, for mechanical support, some of the lead-frame cantilevers be exposed at the point where wire-bond or internal passives are attached. This results in several small pads being exposed on the bottom of the package, as shown in Figure 15.

Only the thermal pad and the perimeter pads are to be mechanically or electrically connected to the PC board. The PCB top layer under the EN23F2QI should be clear of any metal (copper pours, traces, or vias) except for the thermal pad. The “shaded-out” area in Figure 15 represents the area that should be clear of any metal on the top layer of the PCB. Any layer 1 metal under the shaded-out area runs the risk of undesirable shorted connections even if it is covered by soldermask.

The solder stencil aperture should be smaller than the PCB ground pad. This will prevent excess solder from causing bridging between adjacent pins or other exposed metal under the package. Please consult the Enpirion Manufacturing Application Note for more details and recommendations.

Figure 15: Lead-Frame exposed metal (Bottom View)

Shaded area highlights exposed metal that is not to be mechanically or electrically connected to the PCB.
Figure 16: EN23F2QI PCB Footprint (Top View)

The solder stencil aperture for the thermal pad (shown in blue) is based on Altera’s manufacturing recommendations.
Figure 17: EN23F2QI Package Dimensions (Bottom View)

Packing and Marking Information: www.altera.com/support/reliability/packing/rel-packing-and-marking.html