Introduction

The Altera® scalable orthogonal frequency-division multiple access (OFDMA) engine for mobile worldwide interoperability for microwave access (WiMAX) can be used to accelerate the development of mobile broadband wireless networks based on the IEEE 802.16 standard.


Scalable OFDMA is a key technology behind mobile WiMAX and is widely regarded as an enabling technology for future broadband wireless protocols including the 3GPP and 3GPP2 long term evolution standards.

This reference design demonstrates the suitability of Cyclone® II, Cyclone III, Stratix® II, and Stratix III, FPGAs for implementing advanced OFDMA symbol-level processing algorithms.

Key Features of the Reference Design

The scalable OFDMA engine has the following key features:

- Support for 128, 512, 1K, and 2K FFT sizes to address variable bandwidths from 1.25 to 20 MHz
- Support for both downlink partial usage of subchannels (PUSC) and full usage of subchannels (FUSC) and uplink PUSC mandatory schemes
- Support for both fixed and variable pilots and runtime configurable cyclic prefix insertion
- Parameterizable design
- Optimized for efficient use of Cyclone II, Cyclone III, Stratix II, and Stratix III device resources

You can use the reference design as a starting point to accelerate designs based on WiMAX or 3GPP long term evolution protocol. Altera supplies the reference design as clear-text register transfer level (RTL) HDL.

Please contact your local Altera sales representative for a copy of the reference design.
WiMAX Physical Layer

Figure 1 shows an overview of the IEEE 802.16e-2005 scalable orthogonal frequency-division multiple access (OFDMA) physical layer (PHY) for WiMAX basestations.

Figure 1. WiMAX Physical Layer Implementation
Altera’s WiMAX building blocks include bit-level, OFDMA symbol-level, and digital intermediate frequency (IF) processing blocks. For bit-level processing, Altera provides symbol mapping/demapping reference designs and support for forward error correction (FEC) using the Reed-Solomon and Viterbi MegaCore® functions.

The OFDMA symbol-level processing blocks include reference designs that demonstrate subchannelization and desubchannelization with cyclic prefix insertion supported by the fast Fourier transform (FFT) and inverse fast Fourier transform (IFFT) MegaCore functions. This reference design consists of these symbol level modules integrated together to form the scalable OFDMA Engine. Other OFDMA symbol-level reference designs illustrate ranging, channel estimation, and channel equalization.

The digital IF processing blocks include single antenna and multi-antenna digital up converter (DUC) and digital down converter (DDC) reference designs, and advanced crest-factor reduction (CFR) and digital predistortion (DPD).

This application note illustrates how the integration was achieved for both the downlink and uplink scalable OFDMA engine.

For detailed information on the modules in isolation, please refer to the following application notes:

- **AN-450 Uplink Desubchannelization for WiMAX**
- **AN-451 Downlink Subchannelization for WiMAX**
- **AN-452 An OFDM FFT Kernel for WiMAX**

For more information on related Altera WiMAX solutions, refer to the following application notes:

- **AN 421: Accelerating DUC & DDC System Designs for WiMAX**
- **AN 430: WiMAX OFDMA Ranging**
- **AN 434: Channel Estimation & Equalization for WiMAX**
- **AN 439 Constellation Mapper and Demapper for WiMAX**

**OFDMA Modulation**

The physical layer is based around OFDMA modulation. Data is mapped in the frequency domain onto the available carriers. For this data to be conveyed across a radio channel, it is transformed into the time domain using an inverse fast Fourier transform (IFFT) operation. To provide multipath immunity and tolerance for synchronization errors, a cyclic prefix is added to the time domain representation of the data.
Multiple OFDMA modulation modes are supported to accommodate variable channel bandwidths. This scalable architecture is achieved by using different FFT/IFFT sizes. Table 2 shows the supported channel bandwidths. This reference design supports all of these modes.

<table>
<thead>
<tr>
<th>Table 1. Supported Channel Bandwidths</th>
</tr>
</thead>
<tbody>
<tr>
<td>Channel Bandwidth (MHz)</td>
</tr>
<tr>
<td>-------------------------</td>
</tr>
<tr>
<td>1.25</td>
</tr>
<tr>
<td>5</td>
</tr>
<tr>
<td>10</td>
</tr>
<tr>
<td>20</td>
</tr>
</tbody>
</table>

**Subchannelization**

An OFDMA symbol consists of a number of carriers equal to the size of the Fourier transform. The OFDMA symbols are constructed from data, pilot, and null carriers:

- Data carriers—for data transmission
- Pilot carriers—the magnitude and phase of these carriers are known to the receiver and they are used for channel estimation
- Null carriers—there is no transmitted energy on these carriers to enable the signal to naturally decay and prevent leakage of energy into adjacent channels

To support multiple access, the data subcarriers are divided into groups that make up subchannels. The subcarriers that make up a subchannel are distributed across all of the available carriers. Particular users are allocated a number of different subchannels to send and receive data (see Figure 2).
The subchannelization and desubchannelization modules map and demap the raw constellation data to particular subcarriers within subchannels. A permutation formula maps the subchannels to physical subcarriers in the OFDMA symbol. The formula varies for the uplink and downlink and for the FUSC and PUSC modes.

The data and pilot subcarrier indexes are generated differently for the FUSC and PUSC modes:

- **Downlink FUSC:**
  - Fixed and Variable pilot tones are added for each OFDMA symbol independently
  - Remaining subcarriers are divided into subchannels that are used exclusively for data

- **Downlink PUSC and uplink PUSC:**
  - The set of used subcarriers is partitioned into subchannels
  - Pilot subcarriers are allocated from within each subchannel

In FUSC, there is one set of common pilot subcarriers; in PUSC, each subchannel contains its own set of pilot subcarriers.

Users are allocated slots for data transfer and these slots represent the smallest possible data unit. A slot is defined by a time and subchannel dimension and it varies depending on the following operating modes:

- **For downlink FUSC,** one slot is a single subchannel by one OFDMA symbol
- **For downlink PUSC,** one slot is a single subchannel by two OFDMA symbols.
- **For uplink PUSC,** one slot is a single subchannel by three OFDMA symbols.

A single packet of user data is distributed over multiple OFDMA symbols for the PUSC modes. For more information on distributed subcarrier permutations, refer to the *IEEE 802.16-2004* base specification and the *IEEE 802.16e-2005* amendment sections 8.4.6.1.2.2, 8.4.6.1.2.2.2, 8.4.6.1.2.1 and 8.4.6.2.1. **Table 2** shows the number of subchannels for each mode.

<table>
<thead>
<tr>
<th>Mode</th>
<th>FFT 128</th>
<th>FFT 512</th>
<th>FFT 1,024</th>
<th>FFT 2,048</th>
</tr>
</thead>
<tbody>
<tr>
<td>Downlink FUSC</td>
<td>2</td>
<td>8</td>
<td>16</td>
<td>32</td>
</tr>
<tr>
<td>Downlink PUSC</td>
<td>3</td>
<td>15</td>
<td>30</td>
<td>60</td>
</tr>
<tr>
<td>Uplink PUSC</td>
<td>4</td>
<td>17</td>
<td>35</td>
<td>70</td>
</tr>
</tbody>
</table>

**Table 2. Number of Subchannels for Each Mode**
Implementation

FPGAs are well suited to FFT and IFFT processing because they are capable of high speed complex multiplications.

DSP devices typically have up to eight dedicated multipliers, whereas the Stratix III EP3SE110 FPGA has 112 DSP blocks that offer a throughput of nearly 500 GMACs and can support up to 896 18x18 multipliers, which is an order of magnitude higher than current DSP devices.

Figure 3 shows the embedded digital signal processing (DSP) blocks in an Altera Stratix III device.

Figure 3. Embedded DSP Blocks Architecture in Stratix III Devices
Such a massive difference in signal processing capability between FPGAs and DSP devices is further accentuated when dealing with basestations that employ advanced, multiple antenna techniques such as space time codes (STC), beam forming, and multiple-input multiple-output (MIMO) schemes.

The combination of OFDMA and MIMO is widely regarded as a key enabler of higher data rates in current and future WiMAX and 3GPP long term evolution (LTE) wireless systems. When multiple transmit and receive antennas are employed at a basestation, the OFDMA symbol processing functions have to be implemented for each antenna stream separately before MIMO decoding is performed.

The symbol-level complexity grows linearly with the number of antennas implemented on DSPs that perform serial operations. For example, for two transmit and two receive antennas the FFT and IFFT functions for WiMAX take up approximately 60% of a 1-GHz DSP core when the transform size is 2,048 points.

In contrast, a multiple antenna-based implementation scales very efficiently when implemented with FPGAs. Using Altera devices, you can exploit parallel processing and time-multiplexing between the data from multiple antennas. The same 2×2 antenna FFT/IFFT configuration uses less than 10% of a Stratix II 2S60 device.

**Design Methodology**

Altera provides the reference designs as clear-text VHDL. The modules are integrated together using some custom glue logic modules and top level wrappers.

To accelerate integration of the modules, they have all been designed so that their interfaces support the Altera Avalon® Streaming (Avalon-ST) interface specification.

For more information, refer to the *Avalon Streaming Interface Specification*. Altera has verified the RTL behavior against a fixed point MATLAB model of the algorithms. This reference design includes synthesizable RTL with testbenches.

**Functional Description**

The Scalable OFDMA Engine consists of two parts:

- Transmit and receive orthogonal frequency division multiplexing (OFDM) kernel
- Transmit and receive subchannelization
Downlink OFDMA Engine

The downlink OFDMA engine consists of the downlink subchannelization module and the downlink OFDM kernel.

Figure 4 shows the block diagram of the integrated module and the glue logic that ensures compatibility between the two modules.

![Figure 4. Downlink OFDMA Engine](image)

For more information on the individual functionality of the modules, refer to the appropriate application note.

Shuffle Block

Although the OFDM kernel and subchannelization blocks support the Avalon-ST interface specification, the ordering of the packet at the output of the downlink subchannelization block differs to the packet that is expected by the downlink OFDM Kernel. Hence it was necessary to design a small adapter that applies the necessary time slot arrangement.

The FFT MegaCore function in the OFDM kernel accepts packets of data that are in the format \([0..N-1]\) where \(N\) is the FFT size. The downlink subchannelization block outputs OFDMA symbols that are defined from \([-N/2...N/2-1]\) and it is necessary to condition the output data so that it is in a suitable format for the downlink kernel. The two packet formats are shown in Figure 5 and Figure 6. In addition, this block generates Avalon-ST control signals.

![Figure 5. Subchannelization Output Packet Format](image)
The shuffle operation is achieved through the use of a state machine and an additional internal memory.

Top Level Ports

The top level interface ports for the Downlink OFDMA interface are shown in Figure 7.

---

**Figure 6. Figure 24: Required OFDMA Input Packet Format**

![Figure 6. Figure 24: Required OFDMA Input Packet Format](image_url)

---

The shuffle operation is achieved through the use of a state machine and an additional internal memory.

**Top Level Ports**

The top level interface ports for the Downlink OFDMA interface are shown in Figure 7.

**Figure 7. Downlink OFDMA Engine Interface Ports**

![Figure 7. Downlink OFDMA Engine Interface Ports](image_url)
Uplink OFDMA Engine

The Uplink OFDMA engine consists of the uplink OFDM Kernel and the uplink desubchannelization module.

Figure 8 shows the block diagram of the integrated module and the glue logic that ensures compatibility between the two modules.

Figure 8. Uplink OFDMA Engine

For more information on the individual functionality of the modules, refer to the appropriate application note.

Block Floating Point to Fixed Point Conversion

The output data from the OFDM Kernel is in block floating point format. Utilizing this particular format maximizes the output dynamic range for the given input and output data widths.

For more information on block floating point data, refer to AN83: Binary Number Systems.

This format is not suitable to input into the uplink desubchannelization module and so it is necessary to convert this block floating point format into a fixed point format.

To ensure that the radix point of each output data packet is equivalent, the output fixed point data must be shifted by the number of places given by the output exponent. For the radix point to be in the same place for each output packet, scaling proportional to the output exponent must take place.

However, a left shift (that is, a multiplication) would lead to overflow since the dynamic range of the output packets is already maximized by the FFT MegaCore function. It is therefore necessary to determine the maximum output exponent for OFDM symbols and shift other output packets relative to this.
This operation could be performed by a barrel shifter. However, the hardware for this type of algorithm is expensive and unnecessary. The input distribution of the OFDM symbols is similar, and this leads to a similar exponent for every symbol processed by the FFT engine. Thus, a simple parameterizable converter that only supports shifts by a small number of values is a more economical solution.

Using this converter it is possible to parameterize the number of shifts to be any power of two, and also to specify the input bit width. The reference exponent is set externally and incorrect selection of this value could lead to a reduction in dynamic range.

This block-to-fixed point converter block is illustrated by the simplified block diagram in Figure 9.

**Figure 9. Block-to-Fixed Point Conversion**

![Block-to-Fixed Point Conversion Diagram]

**Top Level Ports**

The top level interface ports for the Uplink OFDMA interface are shown in Figure 10 on page 12.
Getting Started

This section describes the system requirements, installation and other information about using the scalable OFDMA engine reference design.

System Requirements

The scalable OFDMA engine requires the following hardware and software:

- A PC running the Windows 2000/XP operating system
- Quartus II version 6.1 (to support Stratix® III)
- ModelSim SE 5.7d
- Altera FFT MegaCore function

You can download the FFT MegaCore function from www.altera.com.
Install the Scalable OFDMA Engine

To install the scalable OFDM engine, run the executable file to launch Installshield and follow the installation instructions.

![The reference design is installed by default in the directory c:\altera\reference_designs but you can change the default directory during the installation.](image)

Figure 11 on page 13 shows the directory structure after installation.

![Additional sim and build directories are created in the directory structure when you simulate and synthesize the design.](image)

**Figure 11. Directory Structure**

- **wimax_ofdma**
  - **source**
  - **rtl**
    - **ofdm_kernel**
      - Contains the OFDM kernel RTL
      - For more information on the OFDM kernel module, refer to AN-452 An OFDM FFT Kernel for WiMAX
    - **dl_tx**
      - Contains the downlink symbol processing RTL
      - **subchan**
        - Contains the sub-channelization module
        - For more information on the downlink sub-channelization module, refer to AN-451 Downlink Subchannelization for WiMAX
      - **ofdma_engine**
        - Contains wrapper and glue logic to integrate the downlink modules together
        - **data**
          - Contains test vectors for the RTL testbench
        - **scripts**
          - Contains Tcl scripts for simulation and synthesis
        - **source**
          - Contains VHDL source
        - **tb**
          - Contains testbench files
  - **ul_rx**
    - Contains the uplink symbol processing RTL
    - **ul_pusc_rx_desubchan**
      - Contains the desub-channelization module
      - For more information on the uplink desub-channelization module, refer to AN-450 Uplink Desubchannelization for WiMAX
    - **ofdma_engine**
      - Contains wrapper and glue logic to integrate the uplink modules together
      - This directory has the same structure as the **dl_tx/ofdma_engine** directory
  - **doc**
    - Contains documentation PDF files
After installing the reference design perform the following:

1. Browse to `<Quartus II install directory>/libraries/vhdl/altera`

1. Make a backup copy of the existing `alt_cusp_package.vhd` file.

2. Copy the `alt_cusp_package.vhd` file from `<reference design install directory>/source/rtl/dl_tx/subchan/source/dl_subchanX/dump` to the `<Quartus II install directory>/libraries/vhdl/altera` directory.

**Simulation Scripts**

Altera provides a number of Tcl scripts to simulate and synthesize the modules that make up the Scalable OFDMA Engine reference design. These scripts are located in the `scripts` directories of the various modules.

To simulate the uplink or downlink OFDMA engine, browse to the appropriate directory and locate the `ofdma_engine_msim.tcl` file.

You can modify variables in these scripts which specify the installation path for the modules, and design parameters (for example, FFT size).

After modifying the variables, select **Execute Macro** in the Modelsim Tools directory to setup the simulation and run the test vectors through the testbench.

**Synthesis**

Altera provides synthesis scripts for each module in the appropriate `scripts` directory.

To synthesize the uplink or downlink OFDMA engine, browse to the appropriate directory and locate the `ofdma_engine_quartus.tcl` file.

Before you synthesize your design in the Quartus II software, open the relevant Tcl script in a text editor and change the variables defining directory locations to match your setup. The variables are defined at the top of the scripts.

**Performance**

The tables in this section show the resource usage and maximum frequency of operation for Cyclone II, Cyclone III, Stratix II, and Stratix III devices using the Quartus® II software with no special optimizations.
Table 3 shows the Downlink performance for Cyclone II devices.

<table>
<thead>
<tr>
<th>FFT Size</th>
<th>Combinational ALUTs</th>
<th>Logic Registers</th>
<th>Memory (Bits)</th>
<th>Memory M4K</th>
<th>Multipliers 9x9</th>
<th>Multipliers 18x18</th>
<th>f_max (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>128</td>
<td>3,130</td>
<td>3,764</td>
<td>31,439</td>
<td>11</td>
<td>0</td>
<td>4</td>
<td>178</td>
</tr>
<tr>
<td>512</td>
<td>3,721</td>
<td>4,370</td>
<td>125,483</td>
<td>33</td>
<td>0</td>
<td>4</td>
<td>170</td>
</tr>
<tr>
<td>1,024</td>
<td>4,171</td>
<td>4,644</td>
<td>250,916</td>
<td>63</td>
<td>0</td>
<td>4</td>
<td>159</td>
</tr>
<tr>
<td>2,048</td>
<td>5,176</td>
<td>5,300</td>
<td>501,762</td>
<td>124</td>
<td>0</td>
<td>4</td>
<td>158</td>
</tr>
</tbody>
</table>

Table 4 shows the Downlink performance for Cyclone III devices.

<table>
<thead>
<tr>
<th>FFT Size</th>
<th>Combinational LUTs</th>
<th>Logic Registers</th>
<th>Memory (Bits)</th>
<th>Memory M9K</th>
<th>Multipliers 9x9</th>
<th>Multipliers 18x18</th>
<th>f_max (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>128</td>
<td>3,132</td>
<td>3,766</td>
<td>31,439</td>
<td>8</td>
<td>0</td>
<td>4</td>
<td>161</td>
</tr>
<tr>
<td>512</td>
<td>3,724</td>
<td>4,372</td>
<td>125,483</td>
<td>18</td>
<td>0</td>
<td>4</td>
<td>156</td>
</tr>
<tr>
<td>1,024</td>
<td>4,176</td>
<td>4,646</td>
<td>250,916</td>
<td>33</td>
<td>0</td>
<td>4</td>
<td>172</td>
</tr>
<tr>
<td>2,048</td>
<td>5,142</td>
<td>5,300</td>
<td>501,762</td>
<td>63</td>
<td>0</td>
<td>4</td>
<td>172</td>
</tr>
</tbody>
</table>

Table 5 shows the Downlink performance for Stratix II devices.

<table>
<thead>
<tr>
<th>FFT Size</th>
<th>Combinational ALUTs</th>
<th>Logic Registers</th>
<th>Memory (Bits)</th>
<th>Memory Blocks M512</th>
<th>Multipliers 9x9</th>
<th>Multipliers 18x18</th>
<th>f_max (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>128</td>
<td>2,668</td>
<td>3,664</td>
<td>31,439</td>
<td>0</td>
<td>11</td>
<td>0</td>
<td>4</td>
</tr>
<tr>
<td>512</td>
<td>3,256</td>
<td>4,266</td>
<td>125,483</td>
<td>0</td>
<td>33</td>
<td>0</td>
<td>4</td>
</tr>
<tr>
<td>1,024</td>
<td>3,658</td>
<td>4,548</td>
<td>250,916</td>
<td>0</td>
<td>63</td>
<td>0</td>
<td>4</td>
</tr>
<tr>
<td>2,048</td>
<td>4,456</td>
<td>5,198</td>
<td>501,762</td>
<td>0</td>
<td>60</td>
<td>1</td>
<td>4</td>
</tr>
</tbody>
</table>
A Scalable OFDMA Engine for WiMAX

Table 6 shows the Downlink performance for Stratix III devices.

**Table 6. Integrated Downlink OFDMA Engine Performance—Stratix III (EP3SE50F484C3)**

<table>
<thead>
<tr>
<th>FFT Size</th>
<th>Combinational ALUTs</th>
<th>Logic Registers</th>
<th>Memory (Bits)</th>
<th>Memory Blocks</th>
<th>Multipliers</th>
<th>f&lt;sub&gt;MAX&lt;/sub&gt; (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>M-ALUTs</td>
<td>M9K</td>
<td>M144K</td>
</tr>
<tr>
<td>128</td>
<td>2,619</td>
<td>3,667</td>
<td>31,439</td>
<td>0</td>
<td>8</td>
<td>0</td>
</tr>
<tr>
<td>512</td>
<td>3,244</td>
<td>4,273</td>
<td>125,483</td>
<td>0</td>
<td>18</td>
<td>0</td>
</tr>
<tr>
<td>1,024</td>
<td>3,610</td>
<td>4,544</td>
<td>250,916</td>
<td>0</td>
<td>33</td>
<td>0</td>
</tr>
<tr>
<td>2,048</td>
<td>4,403</td>
<td>5,203</td>
<td>501,762</td>
<td>0</td>
<td>63</td>
<td>0</td>
</tr>
</tbody>
</table>

Table 7 shows the Uplink performance for Cyclone II devices.

**Table 7. Integrated Uplink OFDMA Engine Performance—Cyclone II (EP2C70F672C7)**

<table>
<thead>
<tr>
<th>FFT Size</th>
<th>Combinational ALUTs</th>
<th>Logic Registers</th>
<th>Memory (Bits)</th>
<th>Memory Blocks</th>
<th>Multipliers</th>
<th>f&lt;sub&gt;MAX&lt;/sub&gt; (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>M-ALUTs</td>
<td>M4K</td>
<td>9x9</td>
</tr>
<tr>
<td>128</td>
<td>3,908</td>
<td>4,426</td>
<td>38,790</td>
<td>24</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td>512</td>
<td>3,975</td>
<td>4,511</td>
<td>137,384</td>
<td>57</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td>1,024</td>
<td>3,866</td>
<td>4,462</td>
<td>271,780</td>
<td>77</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td>2,048</td>
<td>4,044</td>
<td>4,567</td>
<td>535,950</td>
<td>142</td>
<td>2</td>
<td>3</td>
</tr>
</tbody>
</table>

Table 8 shows the Uplink performance for Cyclone III devices.

**Table 8. Integrated Uplink OFDMA Engine Performance—Cyclone III (EP3C80F780C7)**

<table>
<thead>
<tr>
<th>FFT Size</th>
<th>Combinational LUTs</th>
<th>Logic Registers</th>
<th>Memory (Bits)</th>
<th>Memory Blocks</th>
<th>Multipliers</th>
<th>f&lt;sub&gt;MAX&lt;/sub&gt; (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>Memory M9K</td>
<td>M-ALUTs</td>
<td>M9K</td>
<td>9x9</td>
</tr>
<tr>
<td>128</td>
<td>3,909</td>
<td>4,427</td>
<td>38,790</td>
<td>19</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td>512</td>
<td>3,976</td>
<td>4,512</td>
<td>137,384</td>
<td>35</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td>1,024</td>
<td>3,834</td>
<td>4,461</td>
<td>271,780</td>
<td>57</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td>2,048</td>
<td>4,015</td>
<td>4,566</td>
<td>535,950</td>
<td>77</td>
<td>2</td>
<td>3</td>
</tr>
</tbody>
</table>
Table 9 shows the Uplink performance for Stratix II devices.

<table>
<thead>
<tr>
<th>FFT Size</th>
<th>Combinational ALUTs</th>
<th>Logic Registers</th>
<th>Memory (Bits)</th>
<th>Memory Blocks</th>
<th>Multipliers</th>
<th>fMAX (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>128</td>
<td>3,483</td>
<td>4,320</td>
<td>38,790</td>
<td>2</td>
<td>22</td>
<td>0</td>
</tr>
<tr>
<td>512</td>
<td>3,561</td>
<td>4,406</td>
<td>137,384</td>
<td>2</td>
<td>5</td>
<td>0</td>
</tr>
<tr>
<td>1,024</td>
<td>3,450</td>
<td>4,357</td>
<td>271,780</td>
<td>2</td>
<td>35</td>
<td>1</td>
</tr>
<tr>
<td>2,048</td>
<td>3,588</td>
<td>4,460</td>
<td>535,950</td>
<td>2</td>
<td>60</td>
<td>1</td>
</tr>
</tbody>
</table>

Table 10 shows the Uplink performance for Stratix III devices.

<table>
<thead>
<tr>
<th>FFT Size</th>
<th>Combinational ALUTs</th>
<th>Logic Registers</th>
<th>Memory (Bits)</th>
<th>Memory Blocks</th>
<th>Multipliers</th>
<th>fMAX (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>128</td>
<td>3,439</td>
<td>4,323</td>
<td>38,790</td>
<td>0</td>
<td>19</td>
<td>0</td>
</tr>
<tr>
<td>512</td>
<td>3,494</td>
<td>4,408</td>
<td>137,384</td>
<td>0</td>
<td>35</td>
<td>0</td>
</tr>
<tr>
<td>1,024</td>
<td>3,387</td>
<td>4,358</td>
<td>271,780</td>
<td>0</td>
<td>57</td>
<td>0</td>
</tr>
<tr>
<td>2,048</td>
<td>3,536</td>
<td>4,460</td>
<td>535,950</td>
<td>0</td>
<td>37</td>
<td>4</td>
</tr>
</tbody>
</table>

**Conclusion**

This application note has outlined the advantages of using Altera FPGAs for implementing a IEEE 802.16e compliant system.

A flexible, high-throughput DSP platform needs an FPGA-based implementation platform. In addition, this reference design demonstrates the implementation of the symbol processing portions and how it is possible to achieve rapid deployment of a scalable system by saving up to 18 months of development time.
Table 11 shows the revision history for the *AN-412: A Scalable OFDMA Engine for WiMAX* application note.

<table>
<thead>
<tr>
<th>Version</th>
<th>Date</th>
<th>Errata Summary</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.1</td>
<td>May 2007</td>
<td>Updated for Quartus II version 7.1, Stratix III and Cyclone III devices.</td>
</tr>
<tr>
<td>2.0</td>
<td>February 2007</td>
<td>Updated for version 6.1 of the Quartus II software.</td>
</tr>
<tr>
<td>1.0</td>
<td>June 2006</td>
<td>First release of this application note.</td>
</tr>
</tbody>
</table>