Using Calibrated On-Chip Series Termination in Stratix II Devices

Introduction

On-chip series termination (R_S OCT) improves signal integrity and I/O performance due to optimized impedance matching. On-chip series termination eliminates the need for external series termination resistors and simplifies the design of a printed circuit board (PCB).

R_S OCT is implemented through output driver impedance control. The output driver of an I/O standard consists of a group of transistors in parallel. Each transistor can be individually enabled or disabled to control the output driver impedance to achieve the desired OCT value.

Stratix® II devices support both calibrated R_S OCT and non-calibrated R_S OCT.

For more information on I/O types and banks that support R_S OCT, refer to the Selectable I/O Standards in Stratix II Devices chapter of the Stratix II Handbook. For more information on R_S OCT tolerance specifications, refer to the DC & Switching Characteristics chapter of the Stratix II Handbook.

This application note describes calibrated Stratix II R_S OCT support and design implementation (e.g., DDR and DDR2 using SSTL and TTL I/O standards, which require termination for impedance matching).

Calibrated On-Chip Series Termination in Stratix II Devices

Stratix II devices only support calibrated R_S OCT in column I/O banks. The calibration can occur in either configuration mode or user mode. User-mode calibration is the super set of configuration-mode calibration and has greater tolerance than configuration-mode calibration.

Configuration-Mode Calibration

Configuration-mode calibration is the default mode for calibrated R_S OCT and is performed automatically in the device configuration stage. No user control is involved. Once the device is configured, the calibration for OCT is complete. No further calibration can be initiated in this mode.

If temperature or voltage changes over time after the device configuration stage, the R_S OCT tolerance changes as well.
User-Mode Calibration

User-mode calibration is the super set of configuration-mode calibration whereby calibration occurs in both configuration mode and user mode.

In the device configuration stage, user-mode calibration works exactly the same way as the configuration-mode calibration. No user control is involved.

After the device is configured, designers can dynamically control user-mode calibration. If temperature or voltage changes over time, designers can recalibrate to maintain a tight tolerance. There is no limit to the number of times user-mode calibration can be initiated.

One calibration cycle takes 256 clock cycles (the clock is the clock input signal in_clkusr for the calibration circuitry. See “Implementing User-Mode Calibration” on page 2–4 for details). Once the calibration circuit finds the correct impedance, it stops changing the characteristics of output drivers.

User-mode calibration can be initiated at anytime after the device is configured. The device is not required to stop real-time operation during the calibration. However, due to the dynamic nature of the calibration, there will be a small perturbation to output drivers with calibrated Rs OCT enabled during the calibration. Altera recommends that you initiate configuration while the device is not sending data traffic. Calibration takes 256 clock cycles (6.4 µs for a 40-MHz clock). The calibration process does not affect any input operations.

Implementing Calibrated Rs OCT in Stratix II Devices

This section explains how to implement calibrated Rs OCT in Stratix II devices.

Placing R_UP & R_DN Resistors on the Board

The R_UP and R_DN resistors are reference resistors used by the calibration circuitry to control the value of the series resistance. They determine whether you are trying to achieve 50- or 25-Ω series resistance. The calibration circuit relies on R_UP and R_DN for accurate on-chip series termination.
Stratix II devices have two separate sets of calibration circuits: one calibration circuit for top banks 3 and 4; and one calibration circuit for bottom banks 7 and 8. One pair of RUP and RDN pins exist in bank 4 for the calibration circuit for banks 3 and 4. Similarly, there is one pair of RUP and RDN pins in bank 7 for the calibration circuit for banks 7 and 8. Refer to the Quartus® II software for locations of RUP and RDN pins in Stratix II devices.

To use calibration circuits, connect the RUP pin to VCCIO through an external 25-Ω or 50-Ω resistor (RUP). This provides a Rs OCT value of 25 Ω or 50 Ω, respectively, as shown in figure 1. Connect the RDN pin to ground through an external 25-Ω or 50-Ω resistor (RDN). Both RUP and RDN are required for correct operation. This provides a Rs OCT value of 25 Ω or 50 Ω respectively, as shown in Figure 1.

**Figure 1. External RUP & RDN Connections on a PCB**

[RUP and RDN pins diagram]

RUP and RDN pins are dual-purpose I/O pins. If they are not used for Rs OCT calibration purposes, they can be used as general-purpose I/O pins.

During the calibration, a current flows through the external pull-up and pull-down resistors. The maximum current is calculated as follow:

\[ I = 0.5 \times \frac{V_{CCIO}}{R_S} \]

For example, for a 1.5-V output with 50-Ω Rs OCT requires the following current:

\[ I = 0.5 \times 1.5 \text{ V}/50 \text{ Ω} = 15 \text{ mA}. \]
Use resistors with proper power ratings to ensure they can stand the maximum current. No current flows through the external pull-up and pull-down resistors when the $R_S$ OCT is not being calibrated.

Altera recommends the following guidelines for optimal $R_S$ OCT performance:

- Use 1% discrete resistors for $R_{UP}$ and $R_{DN}$
- Use wide and short traces for $R_{UP}$ and $R_{DN}$ resistor connections on the board

**Enabling Series OCT with Calibration for an I/O Pin in the Quartus II Software**

To enable series OCT with calibration for an I/O pin, using the Assignment Editor, make a **Termination - Stratix II/HardCopy II** assignment with a value of **Series 50 Ohms with Calibration** or **Series 25 Ohms with Calibration** for the pin.

Since configuration-mode calibration is performed automatically during the device configuration stage, no further steps are required.

**Implementing User-Mode Calibration**

You must use the `octcal` function to use user-mode calibration. Call the `octcal` function explicitly in your design to control each calibration circuit in real time. You must include additional files to the design project directory as well. Refer to the appendix for reference designs in AHDL, Verilog HDL, and VHDL.

The `octcal` function is defined as:

```plaintext
FUNCTION octcal (in_clkusr, in_clkenusr, in_pinrup, in_pinrdn)
RETURNS (dummy_out);
```

Four inputs and one output exist. Connect the `dummy_out` output signal to an output pin at the top level of a design compiled in the Quartus II software version 4.2 Service Pack 1.

For versions of the Quartus II software greater than version 4.2 Service Pack 1, you do not need to connect the `dummy_out` output signal to an output pin.
Implementing Calibrated $R_S$ OCT in Stratix II Devices

The `in_clkusr` input signal is the user clock input to the calibration circuit. This clock has no minimum frequency requirement. The clock’s maximum frequency is:

- 40 MHz for 3.3-V, 2.5-V, and 1.8-V I/O standards
- 20 MHz for 1.5-V I/O standards

The active high signal `in_clkusr` is the user clock enable input to the calibration circuit. It is used to start and stop the calibration, and must be asserted for 256 clock cycles. This enable signal must be synchronized with the signal `in_clkusr` user clock.

Figure 2 shows the timing relationship between the clock signal and the clock enable signal.

**Figure 2. Timing Diagram for Signals `in_clkusr` & `in_clkenusr`**

`in_clkusr` and `in_clkenusr` input signals to the calibration circuit can come from internal logic or external input pins. Altera recommends using the `in_clkusr` clock signal to generate the synchronous `in_clkenusr` clock enable signal in the FPGA to avoid any setup or hold time concerns.

Use the RUP and RDN pins, respectively, to drive the `in_pinrup` and `in_pinrdn` input signals. Do not connect the RUP and RDN pins to any other internal logic in a design.

When using $R_S$ OCT, you must also setup the `use_high_voltage_compare` parameter in the `octcal.tdf` file in the project directory according to the following guidelines:

- For 3.3-V and 2.5-V $V_{CCIO}$, set this parameter to “true”
- For 1.8-V and 1.5-V $V_{CCIO}$, set this parameter to “false”
You can start the user-mode calibration process using the two input signals \texttt{in\_clkusr} and \texttt{in\_clkenusr} at any time after the device is configured. The calibration process takes 256 clock cycles.

Contact Altera Applications for reference designs in AHDL, Verilog HDL, and VHDL.

Appendix A shows only the top-level design file compiled in the Quartus II software version 5.0 and the names of other files required in the project directory.

The following sample is the top-level design file, \texttt{topLevel.tdf}, in an AHDL design:

```ahdl
INCLUDE "octcal.inc";

subdesign topLevel
{
  in_clkusr: input;
  in_clkenusr: input;
  in_pinrup: input;
  in_pinrdn: input;
  testpinin[1..0]: input;
  testpinout[1..0]: output;
}

variable
ostcal_inst: octcal;
BEGIN
  octcal_inst.in_clkusr   = in_clkusr;
  octcal_inst.in_clkenusr = in_clkenusr;
  octcal_inst.in_pinrup   = in_pinrup;
  octcal_inst.in_pinrdn   = in_pinrdn;
  testpinout[0] = testpinin[0];
  testpinout[1] = testpinin[1];
END;
```

Other required files in the project directory are:

- \texttt{octcal.inc}
- \texttt{octcal.tdf}
Appendix B shows only the top-level design file compiled in the Quartus II software version 5.0 and the names of other files required in the project directory.

This sample is the top-level design file, `topLevel.v`, in a Verilog HDL design:

```verilog
module topLevel
(
    in_clkusr,
in_clkenusr,
in_pinrup,
in_pinrdn,
testpinin;
testpinout
);

input        in_clkusr;
input        in_clkenusr;
input        in_pinrup;
in_pinrdn;
inpin[1:0] testpinin;
output[1:0]  testpinout;

octcal octcal_inst
(
    .in_clkusr(in_clkusr),
    .in_clkenusr(in_clkenusr),
    .in_pinrup(in_pinrup),
    .in_pinrdn(in_pinrdn)
);

assign testpinout[0] = testpinin[0];
assign testpinout[1] = testpinin[1];
endmodule
```

Other required files in the project directory are:

- `octcal.inc`
- `octcal.tdf`
Appendix C: User-Mode Calibration Reference Design in VHDL

Appendix C shows only the top-level design file compiled in the Quartus II software version 5.0 and the names of other files required in the project directory.

This sample is the top-level design file, `topLevel.vhd`, in a VHDL design:

```vhdl
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;

ENTITY topLevel IS
  PORT
    (in_clkusr :IN STD_LOGIC:= '0';
    in_clkenusr :IN STD_LOGIC:= '0';
    in_pinrup :IN STD_LOGIC:= '0';
    in_pinrdn :IN STD_LOGIC:= '0';
    testpinin :IN STD_LOGIC_VECTOR (1 DOWNTO 0);
    testpinout :OUT STD_LOGIC_VECTOR (1 DOWNTO 0))
  );
END topLevel;

ARCHITECTURE arch OF topLevel IS

COMPONENT octcal
  PORT
    (in_clkusr: IN STD_LOGIC:= '0';
    in_clkenusr: IN STD_LOGIC:= '0';
    in_pinrup: IN STD_LOGIC:= '0';
    in_pinrdn: IN STD_LOGIC:= '0')
  );
END COMPONENT;

BEGIN
  octcal_inst : octcal
    PORT MAP
      (in_clkusr => in_clkusr,
       in_clkenusr => in_clkenusr,
       in_pinrup => in_pinrup,
       in_pinrdn => in_pinrdn)

  testpinout(0) <= testpinin(0);
  testpinout(1) <= testpinin(1);
END arch;

Other required files in the project directory are:

- octcal.inc
- octcal.tdf